CA1153108A - Digital read recovery with variable frequency compensation using read only memories - Google Patents

Digital read recovery with variable frequency compensation using read only memories

Info

Publication number
CA1153108A
CA1153108A CA000350881A CA350881A CA1153108A CA 1153108 A CA1153108 A CA 1153108A CA 000350881 A CA000350881 A CA 000350881A CA 350881 A CA350881 A CA 350881A CA 1153108 A CA1153108 A CA 1153108A
Authority
CA
Canada
Prior art keywords
signals
sequence
generating
responsive
clock
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000350881A
Other languages
French (fr)
Inventor
Donald J. Rathbun
David B. O'keefe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Bull HN Information Systems Inc
Original Assignee
Honeywell Information Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Honeywell Information Systems Inc filed Critical Honeywell Information Systems Inc
Application granted granted Critical
Publication of CA1153108A publication Critical patent/CA1153108A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • G11B20/1423Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • G11B20/1407Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol
    • G11B20/1419Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol to or from biphase level coding, i.e. to or from codes where a one is coded as a transition from a high to a low level during the middle of a bit cell and a zero is encoded as a transition from a low to a high level during the middle of a bit cell or vice versa, e.g. split phase code, Manchester code conversion to or from biphase space or mark coding, i.e. to or from codes where there is a transition at the beginning of every bit cell and a one has no second transition and a zero has a second transition one half of a bit period later or vice versa, e.g. double frequency code, FM code

Abstract

ABSTRACT
Digital data is recorded on the surface of a magnetic media such as a disk or diskette in the form of magnetic flux transitions identifying clock and data information in a modified frequency modulation (MFM) mode. A read head senses the flux transitions which are in turn converted to digital signals. A
counter in the adapter starts to count when the adapter receives a digital signal. The count is transferred to a register and the counter presets when the adapter receives the next digital signal.
The count is indicative of the time between the successive digital signals and should be representative of multiples of an integer.
The count signals stored in the register address a read only memory whose output signals preset the counter to a value to compensate for the difference between the expected time and the actual time between the successive digital signals thereby reducing the read error rate.

Description

~5i310~

RELATED PATENTS
The following United States Patents assigned to the same assignee as the instant application are related to the instant application.
1. United States Patent No. 4,320,465, Digital Frequency of Modulation and Modified Frequency Modulation Read Recovery with Data Separation by Donald J. Rathbun and David B. O'Keefe.
2. United States Patent No. 4,245,263, Write Precompen-sation and Write Encoding for FM and MFM Recording by Donald J.
Rathbun and Peter P. Campbell.

' BACKGROUND OF THE INVENTION
Field of Use The present invention relates generally to data processing systems and more specifically to the recovery of clock and data information written on magnetic media such as is coated on the surface of a disk or diskette where the timing of the information received varies from the expected timing.
Description of the Prior Art The need for higher density recording of digital information on a magnetic medium has fostered the development of numerous encoding schemes i0 including both phase and frequency encoding. With increased data processing speeds placing greater emphasis on high density magnetic recording, industry has resorted to frequency modulation (FM) and modified modulation (MFM) binary information streams. The FM and MFM information streams are generally referred to as single density and double density encoded information, respectively.
United States Patent Number 3,108,261 issued to Miller, entitled "Recording And/Or Reproducing System" describes a form of MFM recording using a considerable amount of circuitry.
FM or single density read recovery is disclosed in United States Patent Number 4,034,348 to Rathbun wherein feedback loops are used to generate timing strobes for detecting both clock and data bits. Further, MFM or double density encoding has been disclosed in a Control Data Corporation project note entitled "MFM Double Density FDD System", dated November 16, 1976. The insertion of an illegal logic zero clock signal in the address mark field to provide an address mark and the use of delay lines to accommodate a read recovery also are disclosed.

~1 1~3108 The road recovery systems in general have been comprised of frequency sensitive devices such as delay lines, variable frequency oscillators (VFOs), phase lock oscillators (PLOs) and feedback loops for generating timing strobes. The delay lines have exhibited a limited accuracy which is unacceptable in contemporary data processing systems. The VFO and PLO systems must be tuned to the rate at which information is to be received from a storage medium. When the VFO or PLO tuned frequency drifts or the system architecture is changed, a retuning is required to prevent read errors. The accuracy of VFO and PLO systems in addition is affected by the occurrence of write splices which may be present in the information stream as a result of an updating of data records on the storage medium. The delay lines, VFOs and PLOs further are not compatible with integrated circuit implementation. Those read recovery systems using the feedback loop method of generating timing strobes are the more complex of the prior art systems. Because of the complexity, feedback loops have been limited to FM read recovery systems.
Another example of a VFO tuned system is ~nited States Patent Number 3,753,143 entitled "Phase Locked Oscillator for Integer Pulse Rates"
which describes a means of locking a variable controlled oscillator to the bit rate of the incoming train of data pulses.
United States Patent Number 4,212,038 which issued July 8, 1980 and entitled "Doub~le Density Read Recovery" is directed to a logic system for converting MFM encoded information to a Non-Return to Zero (NRZ) information stream without the use of delay lines, VFOs, PLOs or timing strobe feedbeck loops. Instead, logic ONE bits occurring in the information stream are applied serially thTough an input shift register. Outputs of the input shift register are sampled by a multiplexer in response to a control '~ .

,:

- 3a -signal indicating the occurrence of clock bits in the MFM information stream.
Timing strobes for controlling the operation of the logic read recovery system are thereby generated.
The system described in United States Patent No. 4,212,038 had the disadvantage of requiring considerable number of integrated circuit elements to provide the read recovery of MFM digital signals. To these logic circuits were added a considerable number of integrated elements to provide the read recovery of FM digital signals.

1153~

:It should be understood that the references cited herein are those which the applicants are aware and are presented to acquaint the reader with the level of skill in the art and may not be the closest reference to the invention. No representation is made that any search has been conducted by the applicants.

~53108 OBJECTS OF THE INVENTION

It is a primary object of the invention to provide a data processing system which includes a peripheral subsystem having improved data recovery apparatus.
It is an object of the invention to provide a data processing Yystem which includes a mass storage subsystem having improved data recovery apparatus.
I~ is another object of the invention to provide a mass storage subsystem with improved apparatus for decreasing the error rate for information received from the device at a rate varying from the nominal rate.
It is still another object of the invention to provide a mass storage subsystem with improved data recovery apparatus having fewer components and lower cost than doe~ the prior art.
It is yet another object of the invention to provide a mass storage subsystem with improved data recovery apparatus having increased reliability with improved ease of maintenance.

llS~0~3 SUMMARY OF THE INVENTION
Information is received from a disk or diskette in the form of a serial stream of bits including clock bits and data bits. The information is coded in a modified frequency modulation (MFM) mode. A cell contains a clock bit position and a data bit position. A cell will never contain both a clock bit and a data bit at binary ONE. If the cell has a data bit at logical ZERO, the clock bit of the cell will be at logical ZERO if the preceding cell has a data bit at logical ONE.
The data stream is applied to a shift register. A predetermined output of the shift register is applied to a counter enabling the counter to store a count of the number of clock pulses between successive information bits in the serial stream of bits. The clock pulse count is a measure of the time between successive bits. This count and in addition a signal whether the previous bit was a clock or data bit are applied to the address terminals of a first programmable read only memory (PROM~. The contents of the selected PROM
address location indicate whether one cell or two cells of information were received and also whether the information is at binary ONE or binary ZERO.
The count which is a measure of the time between successive bits is applied to the address terminals of a second PROM. Since the times between successive pulses are multiples of an integer, the count indicates if the pulse is received early, on time, or late.
The output of the second PROM presets the counter to a predetermined value when the bit is received "on time". The output of the second PROM
presets the counter to a value greater than the predetermined value when the pulse is late and smaller than the predetermined value when the pulse is received early.
Since the output of the counter addresses the first PROM to :

' . ...

~153108 determine if the pulse received indicates a binary ZERO or a binary ONE, presetting the counter by varied amounts as determined by the second PROM
output allows the system to compensate for variations in bit stream timings.
In accordance with the present invention, there is provided a data memory system including apparatus for compensating for the varying frequency of clock signals and data signals in an information stream received from a device in a plurality of modes and for converting into decoded data signals comprising: receiving means for storing each of said clock signals and said data signals at a predetermined logic level and generating a sequence of output data signals; first shifting means coupled to said receiving means and responsive to each of said sequence of output data signals for generating a plurality of shift timing signals; counting means coupled to said first shifting means and responsive to a first of said plurality of shift timing signals generated by a first of said sequence of output data signals for generating a sequence of interval timing signals; register means coupled to said first shifting means and said counting means and responsive to a second of said plurality of shifting timing signals generated by a second of said sequence of output data signals and said sequence of interval timing signals for generating a plurality of latch signals indicative of the interval of time between said first and said second of said sequence of output data signals; and read only memory means coupled to said register means and responsive to said latch signals for generating initialization signals representative of a variance of time between said first and said second of said sequence of output data signals and for generating a plurality of predetermined numbers indica-tive of an expected time between said first and said`second of said sequence of output data signals; said counting means being further coupled to said ~;

115~3 08 read only memory means and responsive to a third shift timing signal and said initialization signals for presetting said counting means for compen-sating for the difference between an expected time and an actual time be-tween said each of said sequence of output data signals.

- 6b -~, ~ .

BRIEF DESCRIPTION OF THF. DRAWINGS
The novel features which are characteristic of the invention are set forth with particularity in the appended claims. The invention itself, however, both as to organization and operation may best be understood by reference to the following description in conjunction with the drawings in which:
Figure 1 is a block diagram of a typical system.
Figure 2a shows typical clock and data bit configurations in the MFM and FM modes.

10Figure 2b shows address mark byte bit configurations in the MFM
and FM modes.
Figure 2c shows the variable timing of bits received in the MFM
mode.
Figure 3 is a detailed logic diagram of a preferred embodiment of the present invention.
Figure 4 is a timing diagram of the preferred embodiment.
Figure 5 is a layout of the information stored in the PROM address locations for the MFM mode.
Figure 6 is a layout of the information stored in the PROM
20address locations for the FM mode.
Figure 7 is a layout of the information stored in the PROM
address locations for presetting the counters~

- : :
'~

.
3~08 DESCRIPTION OF THE PREFERRED EMBODIMENT
Figure 1 shows a typical Honeywell Level 6 Minicomputer System comprising a memory 4, typical peripheral controllers 6, a mass storage controller 10 and a central processor 18; all coupled to a system bus 2. A
disk adapter 12 is coupled to mass storage controller 10 and a plurality of disk devices 14 are coupled to the disk adapter 12.
Figure 2a shows typical data streams made up of clock and data pulses. Data stream 20 is an example of frequency modulation recording (FM) and data stream 22 is an example of modified frequency modulation recording (MFM).
The solid lines indicate the actual wave shape of the data stream after the analog signals generated by the read head of the disk are digitized.
The dotted lines indicate the timing positions of binary ZERO bits and clock bits that are not recorded on the media.
Figure 2b shows data streams of an address mark byte 24 in an FM
mode of recording and an address mark byte 26 in an MFM mode of recording.
The FM and MFM coding schemes as well as the address mark byte codes are described in the IBM document GA 21-9257-1 entitled:
"IBM Two-Sided Diskette Original Equipment Manufacturers Information Second Edition (November 1977)"
Referring to Figure 3, flux transitions representing clock pulses or data pulses on the surface of a recording media are sensed by a read head of disk device 14. The analog signal output of the head is digiti~ed and sent to the disk adapter 12. Pulses representative of data and clock bits are applied to the clock input terminal of D-flop 30 which sets on the rise .~ .

~5~3~0~

g of the 200 nanosecond pulse if the signal READOK-00 input to the D terminal of f:Lop 30 is at logical ONE. The output signal DATSTR+00 is applied to the AND input terminals of a shift register 32 and to the AND input terminals of a shift register 38 through an OR gate 36 via output signal ALRTST+00, and set into the ZERO position on the rise of the free running 25MHZ+00 clock from a 25 MHZ generator 86. The output signal RDTX02+00 is forced to logical ONE on the next rise of the 25MHZ+00 clock and resets flop 30 through an invert-er 54. Pulses are advanced through shift registers 32 and 38 on successive rises of the 25MHZ+00 clock. When output signal RDTX06+00 is forced to logical ONE, the RDTX06-00 input signal to terminal Gl of counters 58 and 60 is forced to logical ZERO by an inverter 56,presetting the counters 58 and 60 to a predetermined number by means of output signals RDPMOl+OO through RDPM05+00 of PROMs 90 and 92. The counters 58 and 60 start a new count on successive rises of the 25MHZ+00 clock.
The next data or clock pulse received over signal line DEVDAT+00 again sets flop 30 which applies the output signal DATSTR+00 to the ZERO
position of shift registers 32 and 38 on the rise of the 25MHZ+00 clock.
Output signal RDTX02+00 is forced to logical ONE on the next rise of the 25MHZ+00 clock and is applied to the clock input of a register 62. This sets the output of counters 58 and 60 into register 62 whose output signals LTCHOl+00 through LTCHO8+00 are applied to the input address terminals 1 through 128 respectively of a PROM 64. The binary number represented by the signals LTCHOl+00 through LTCHO7+00 is a measure of the time between successive input pulses received by flop 30 over signal line DEVDAT+00.
Signal line DEVDAT+00 was a data or clock bit.
For the modified frequency modulation ~MFM) mode, the output signals of the PROM 64 indicate the following:

~.53i~

Signals PRMBXX+OO

----XX ~ ~.

1 1 0 0 -04 at logical ONE indicates that two cells of information were received -03 at logical ONE indicates that the cells of information contain address marks ~missing clock) -02 at logical ZERO indicates that the previous bit received was a clock bit and that the second data bit is a binary ZERO
-01 at logical ZERO indicates that the first data bit received is a binary ZERO
O O O O -04 at logical ZERO indicates that one cell of data was received -02 at logical ZERO indicates that the previous bit received was a clock bit -01 at logical ZERO indicates that the data bit in the cell is a "ZERO"
O O 1 1 -04 at logical ZERO indicates that one cell of data was received -02 at logical ONE indicates that although the previous bit could be a data or clock bit, 01 at logical ONE indicates that the bit just received is a binary "ONE"
1 0 0 0 -04 at logical ONE indicates that two cells of information were received -02 at logical ZERO indicates that the bit in the second cell received is a "ZERO"
-01 at logical ZERO indicates that the bit in the first cell received is a "ZERO"
1 0 1 0 -04 at logical ONE indicates that two cells were received -02 at logical ONE indicates that the bit in the second cell received is a "ONE"

1~53~08 -01 at logical ZERO indicates that the bit in the first cell received is a "ZERO"
Referring to the MFM timing signal 22, Figure 2a in conjunction with the PROM pattern in Figure 4, receiving pulse 22b over signal line DEVDAT+00 sets flop 30 thereby initiating simultaneous output pulses RDTX01~00 and RDTX11+00 from shift registers 32 and 38 respectively. Note that clock position 22a is at binary ZERO. The output pulses shift on successive rises of the 25M~IZ+00 clock. Output pulse RDTX06-OQ again presets counters 58 and 60 to a predetermined number, normally hexadecimal 10. The counters 58 and 60 count 25MHZl00 clock pulses until pulse 22e is received over signal line DEVDAT+00. Shift registers 32 and 38 again start shifting on successive rises of the 25MHZ+00 clock starting with output pulses RDTX01~00 and RDTX11~00. When output sign~l RDTX02+00 is forced to logical ONE the output signals of counters 58 and 60 are stored in register 62, as is the LSTDAT+00 signal at logical ONE indicating that pulse 22b was a data bit. The output signals of register 62 select one of the address locations between 200 through 222, Figure 4, from PROM 64. The PROM 64 output signals PRMBO4+00 through PRMBOl~OO, binary signals 1000 respectively, indicate that two cells were read, bit positions 22d and 22f are binary ZEROs and bit position 22e is a clock bit. Bit positions 22b and 22e are approximately 3 microseconds apart.
In that time, counters 58 and 60 have counted 75 25MHZ+00 clock pulses. Since the counters were preset to hexadecimal 10 (161o) after RDTX16-00 time and transferred to register 62 at RDTX02+00 time, the address location selected is 212. ~75 + 16 - 7 ~ 128 - 212; 128 because the previous bit was a data bit and -7 as the difference between RDTX06-00 and RDTX02+00 time.) The PROM 64 output signals PRMB01~00 through PRMB04+00 are stored in a shift register 68 at the rise of signal RDTX14~00 when signal FHRLDR~00, the output of a flop 66, is at logical ZERO. Flop 66 is set on the rise of signal ; ' ' :
:

3~L~B

RDTX06+00 time and reset when signal RDTX02-00 is at logical ZERO. Signal FHRLDR+00 is therefore at logical ZERO at RDTX14+00 time when shift register 68 is loaded. Bit position 22d signal DATBTO+00 at binary ZERO is stored in shift register 44 and shifted at RDTX16+00 time. Shift register 44 is advanced at RDTX16+00 time through a NOR gate 40 and an AND gate 42 since MFMXXX-00 is at logical ZERO and signal RDTT6+00 is at logical ONE. Shift register 44 advances on the rise of signal RDTY16+00. Shif~ register 68 is shifted at the next RDTX14+00 time and bit position 22f is stored in shift register 44 and shifted at the next RDTX16+00 time. This second cycle was generated by the output signal ALRTSX+00 of an AND gate 34 forcing the RDTX11+00 output signal of shift register 38 to logical ONE through OR gate 36 which shifts through successive rises of the 25MHZ+00 clock.
Counters 58 and 60 are preset to hexadecimal 10 at RDTX06-00 time after pulse 22e is received. When pulse 22h is received, the output of counters 58 and 60 is again transferred to register 62. Since the previous pulse received was a clock pulse, signal LSTDAT+00 is at logical ZERO
thereby selecting the lower half of PROM 64. In this case, the output signals of register 62 select an address location in the range of 72 through 94 in PROM 64, thereby generating output signals PRMBO+OO through PRMB01+00 as binary signals 0011 respectively. The output signal DATBTO+00 at logical ONE is stored in shift register 44 and the output signal LSTDAT+00 is forced to logical ONE to indicate that the pulse 22h is a data bit.
Data pulse 22j results in binary signals 0011 being generated as the output of PROM 64 and a binary ONE being stored in shift register 44.
Data pulse 22n results in binary signals 1010 being generated as the output of PROM 64 resulting in two data bits 221 and 22n being stored in shift register 44 as described supra.

~`
... .

, ~1~3~)8 It is necessary to provide synchronization between the information received from the disk adapter 12 and the information to be sent out on system bus 2. Twelve bytes of ZEROs are written on the media track followed by three bytes of address marks. The address marks are characterized by a missing clock transition at the boundary between cells 4 and 5 of each address mark byte.
Shift register 44 stores the binary ZERO data bits received from the disk device 14. As the data bits shift through shift register 44, the number of successive binary ZEROs are counted by a counter 84. If the DATX02+00 output of shift register 44 is at logical ZERO, then it is applied through an inverter 48 to an input of an AND gate 82. At RDTX14~00 time, the output signal CNT55T+OO is applied to the clock terminal of the counter 84 which counts on the rise of the clock pulse. The counter 84 is reset by the signal DATX07+00 at logical ONE indicating that a binary ONE is applied to the reset terminal of counter 84 through inverter 50. The output signal CNT55C+OO at logical ONE indicates that three bytes of binary ZEROs were received and prevents counter 84 from advancing by conditioning the output of AND gate 82 through an inverter 52 to logical ZERO. Two bytes of binary ZEROs are indicated by the counter 84 and the third byte of binary ZEROs is stored in the shift register 44.
When the first address mark byte is received with the missing clock pulse, PROM 64 provides a 1100 binary output indicating that two information cells were received with a missing clock bit. The output of a shift register 68, signal MISCLK+OO, is applied to an input of an AND gate 74 which at RDTX17+00 time applies an output signal FONEST+OO to the clock input terminal of a D-flop 76, thereby setting flop 76 on the rise of the clock signal. The output signal FONEXX-OO at logical ZERO keeps the flop 76 set.

1~3~08 The output signal FONEXX+00 at logical ONE enables NOR gate 78 to apply RDTX13-~00 timing signals to a First In-First Out Memory 80 thereby enabling the storing of data signals from output signal DATFIF+00 of a MUX 46.
Either of the input signals CNT55C+00 or FONEXX+O0 applied to an OR gate 88 at logical ONE forces the allow clock output signal ALWCLK+00 to logical ONE. If the PROM 64 output signal PRMBO2+00 is at logical ONE, the output of an AND gate 72, signal LSTDAT+OO at logical ONE is stored in register 62.
In the FM mode, the upper half of the memory locations of PROM 64 are addressed since the signal MFMXX-00, applied to the address input terminal decimal 256 of PROM 64, is at logical ONE.
For the frequency modulation (FM~ mode, the output signals of the PROM 64 indicate the following:
Signals PRMBXX+00 --XX

0 0 1 1 -04 at binary ZERO identifies the cell as having a data bit -02 at binary ONE identifies the previous bit as a clock bit -01 at binary ONE identifies the data bit as a binary ONE
O 0 0 O -04 at binary ZERO identifies the cell as having a data bit -01 at binary ZERO identifies the data bit as a binary ZERO

1 0 0 0 -04 at binary ONE indicates no data bit in this half cell 0 1 1 1 -03 at binary ONE identifies the byte as an address mark having a missing clock -02 at binary ONE identifies the previous '.

, :

~53108 bit received as a binary ONE

-01 at binary ONE identifies this data bit received as a binary ONE
In the FM mode, signal PRMBO4+00 at logical ONE, applied to NOR
gate 40, forces the output signal RDTT16+00 to logical ZERO, thereby suppressing the clock input to shift register 44 when writing the address mark.
Also in the FM mode, the 0 input terminal of MUX 46 is enabled allowing the DATXO2+00 signal to shift data information to FIFO 80.
Figure 4 is a timing diagram of the logic of Figure 3 processing the data stream 22 of Figure 2a.
Referring to Figure 4 the free turning 25MHZ+00 clock signal has a 40 nanosecond cycle time. Data is received as a 200 nanosecond pulse signal DEVDAT+00 102 which sets flop 30. The flop 30 output signal DATSTR+00 is applied to shift registers 32 and 38 to start the timing cycle. This is shown in Figure 4 as the RDTX"YY"+00 104 timing of 80 nanoseconds per cycle by means of signals RDTX01+00 through RDTXO8+00 and RDTXll+OO through RDTX18+00.
In a typical operation, as shown in Figure 4 pulse 22b is received over DATSTR+00. The counters 58 and 60 are preset by timing signal RDTXO6-00 to hexadecimal 10 and the counters advance on the rise of successive 25MHZ
clock cycles. Three nanoseconds later, pulse 22e appears on signal line DATSTR+00 which causes the count in counters 58 and 60 to be loaded into register 62. The output of register 62 is applied to the address input terminals of PROM 64 resulting in the output signals being at binary 1000, indicating that two cells of information were received . Binary 1000 is loaded into shift register 68. The low order bit of binary 1000 is transferred to shift register 44 as binary O (bit 22d). Binary 1000 is shifted one position to the right in shift register 68 generating binary I ?

1~53~ 8 X100. Again the low order bit, binary ZERO (bit 22f) is transferred to shift register 44.
Note, in the case of the PROM output being binary 1010, the low order binary ZERO indicates that bit position 221 is a binary ZERO. Shifting binary 1010 to binary X101 in shift register 68 results in the low order position having a binary ONE. This is transferred to shift register 44 as a binary ONE ~22nj.
Figure 5 shows the bit configurations of the lower half of the PROM 64 for the MFM mode. The rule for establishing the MFM coding scheme is:
1. A cell contains a clock position followed by a data position and is two microseconds in duration.
2. If a cell contains a binary ONE data bit, it does not contain a clock bit.
3. If a cell does not have a binary ONE data bit and the previous cell has a binary ONE data bit, then the cell has no clock bit. If the previous cell has a binary ZERO, then the cell has a clock bit.
Therefore in the MFM mode if the previous bit was a clock bit, then the next bit sensed occurs in either two or three nanoseconds. If the next bit occurs in four microseconds, it indicates that the missing clock position of the address mark was read.
If the previous bit was a binary ONE data bit, then the next bit will be sensed in two, three or four microseconds.
Referring to Figure 6, the FM mode has a clock bit in every cell.
A cell is four microseconds long. No pulse is received for a binary ZERO.
If a clock bit is sensed, then the next bit sensed is either a binary ONE in two microseconds or the next clock pulse in four microseconds.
If a binary ONE bit is sensed, then the next clock bit sensed in four .

:~$31~3 microseconds indicates that the data is an address mark byte.
Referring to Figure 3, the output of the address locations of PROMs 90 and 92 modifies the hexadecimal value preset into counters 58 and 60.
e LTCHOl+OO through LTCH08fOO signals are applied to the address input terminals of PROMs 90 and 92. Referring to Figure 2c, the time between pulses A and B is two microseconds. This results in an output count from counters 58 and 60 of 5910. The counters 58 and 60 were initially preset to 161o (1016), therefore the counters 58 and 60 counted the rise of the 25MHZ+OO
clock 4310 lines. The counters 58 and 60 normally count 50 25MHZ+OO clock cycles in two microseconds. However, the first 25MHZ+OO clock cycle counted is the rise of the clock following the rise of the RDTX06-00 signal which presets counters 58 and 60 on the eighth clock pulse in the cycle. The count is transferred to register 62 on the rise of the RDTX02 signal, one cycle into the next cell which gives a count of 50 - 8 + 1 or 4310. The PROMs 90 and 92 address location is 128 + 16 + 43 = 1871o. The 1281o is added since bit A of Figure 2c was a data bit and signal LTCH08+00 is a logical ONE.
Referring to Figure 7, the content of address location 1871o is hexadecimal 10 or decimal 16.
From Figure 2c data bit c is delayed 0.3 microseconds which would add a count of 7 which results in addressing location 1941o of PROMs 90 and 92.
From Figure 7 the content of location 1941o is hexadecimal 13 or decimal 19 which is preset into counters 58 and 60. Data bit D figure 2c is received 0.16 microseconds early which results in an address location of 225 (128 + 19 + 85 - 7) and a preset value of hexadecimal OA, Figure 7 or decimal 10. Data bit E is received 0.3 microseconds late, thereby selecting address location 1881o or a preset quantity of hexadecimal 10.

:: .: :' .
-.. :: :~ .

1~L53108 Referring to Figure 5, address location 1871o indicates that bit A is a data bit and bit B is a binary ONF. data bIt. Address location 1941o indicates that bit C is a binary ONE data bit. Address location 2251o indicates that two cells were read, the first cell having a data bit of binary ZERO and the second cell a data bit of binary ONE.
LOGIC CIRCUITS IN THE PREFERRED EMBODIMENT
Flop 30 74S74 Shift Register 32, 38 746S164 Counters 58, 60 74LS169 84 741,S161 Register 62 74LS374 The above circuits are described in "The TTL Data Book for Design Engineers", Second Edition, published by Texas Instruments Inc., Copyright 1976.
PROMs 64,90 ~ 92 93446 The above PROMs are described in the "Bipolar Memory Databook", published in 1977 by the Fairchild Corporation, 464 Ellis Street, Mountainview, California 94042.
Having shown and described a preferred embodiment of the invention, those skilled in the art will realize that many variations and modifications may be made to affect the described invention and still be within the scope of the claimed invention. Thus, many of the elements indicated above may be .
,, ., . :
.

1~S~L08 - 18a -altered or replaced by different elements which will provide the same results and fall within the spirit of the claimed invention. It is the intention, therefore, to limit the invention only as indicated by the scope of the claims.

Claims (7)

THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A data memory system including apparatus for compensating for the varying frequency of clock signals and data signals in an information stream received from a device in a plurality of modes and for converting into decoded data signals comprising:
receiving means for storing each of said clock signals and said data signals at a predetermined logic level and generating a sequence of output data signals;
first shifting means coupled to said receiving means and responsive to each of said sequence of output data signals for generating a plurality of shift timing signals;
counting means coupled to said first shifting means and responsive to a first of said plurality of shift timing signals generated by a first of said sequence of output data signals for generating a sequence of interval timing signals;
register means coupled to said first shifting means and said counting means and responsive to a second of said plurality of shifting timing signals generated by a second of said sequence of output data signals and said sequence of interval timing sig-nals for generating a plurality of latch signals indicative of the interval of time between said first and said second of said sequence of output data signals; and read only memory means coupled to said register means and responsive to said latch signals for generating initialization signals representative of a variance of time between said first and said second of said sequence of output data signals and for generating a plurality of predetermined numbers indicative of an expected time between said first and said second of said sequence of output data signals;
said counting means being further coupled to said read only memory means and responsive to a third shift timing signal and said initialization signals for presetting said counting means for compensating for the difference between an expected time and an actual time between said each of said sequence of output data signals.
2. The system of claim 1 wherein said first shifting means comprises:
free running clock means for generating clock pulses; and a shift register responsive to said clock pulses and said each of said sequence of output data signals for generating said plurality of shift timing signals.
3. The system of claim 2 wherein said counting means com-prises:
a counter responsive to said clock pulses and said third shift timing signal for storing said initialization signals for presetting said counter and responsive to said clock pulses and said first timing signal for generating said sequence of interval timing signals indicative of a binary count of the preset value stored in said counter and the number of said clock pulses received when said first timing signal is in a first state.
4. The system of claim 3 wherein said register means com-prises:
a register responsive to said second shift timing signal for storing said interval timing signals and generating said latch signals indicative of said binary count.
5. The system of claim 4 wherein said read only means com-prises:
a read only memory responsive to said latch signals for addressing a selected location storing said initialization signals representative of a binary number indicative of said variance of time between said each of said sequence of output data signals and said plurality of predetermined numbers, said latch signals being indicative of said actual time and said plurality of predetermined numbers being indicative of said expected time.
6. The system of claim 5 wherein each of said plurality of predetermined numbers are integers.
7. The system of claim 6 including logic means for generating a mode signal in a first state indicative of a first of said plurality of modes being a modified frequency modulation mode (MFM) and generating said mode signal in a second state indicative of a second of said plurality of modes being a frequency modulation mode (FM), said read only memory being responsive to said mode sig-nal in said first state and said latch signals for generating said initialization signals for presetting said counter in accordance with said information stream being in said MFM mode and responsive to said mode signal in said second state and said latch signals for presetting said counter in accordance with said information stream being in said FM mode.
CA000350881A 1979-05-14 1980-04-29 Digital read recovery with variable frequency compensation using read only memories Expired CA1153108A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US038,977 1979-05-14
US06/038,977 US4298956A (en) 1979-05-14 1979-05-14 Digital read recovery with variable frequency compensation using read only memories

Publications (1)

Publication Number Publication Date
CA1153108A true CA1153108A (en) 1983-08-30

Family

ID=21902996

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000350881A Expired CA1153108A (en) 1979-05-14 1980-04-29 Digital read recovery with variable frequency compensation using read only memories

Country Status (6)

Country Link
US (1) US4298956A (en)
JP (1) JPS5622205A (en)
AU (1) AU5831980A (en)
CA (1) CA1153108A (en)
FR (1) FR2457044A1 (en)
GB (1) GB2049370B (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1206332B (en) * 1983-10-25 1989-04-14 Honeywell Inf Systems DIGITAL APPARATUS FOR RECOVERY SYSTEM OF BINARY INFORMATION RECORDED ON MAGNETIC MEDIA.
IT1200426B (en) * 1985-03-21 1989-01-18 Honeywell Inf Systems DIGITAL APPARATUS FOR RECOVERY SYSTEM OF BINARY INFORMATION RECORDED ON MAGNETIC MEDIA
JP2682907B2 (en) * 1991-05-23 1997-11-26 シャープ株式会社 Platen drive device and movable platen copy machine
JP2889066B2 (en) * 1992-01-21 1999-05-10 シャープ株式会社 Carrier drive
US5424881A (en) 1993-02-01 1995-06-13 Cirrus Logic, Inc. Synchronous read channel
US6134285A (en) * 1997-05-28 2000-10-17 Integrated Memory Logic, Inc. Asynchronous data receiving circuit and method

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3108261A (en) * 1960-04-11 1963-10-22 Ampex Recording and/or reproducing system
US3431559A (en) * 1967-05-17 1969-03-04 Webb James E Telemetry word forming unit
US3668645A (en) * 1970-05-25 1972-06-06 Gen Datacomm Ind Inc Programable asynchronous data buffer having means to transmit error protected channel control signals
US3790954A (en) * 1972-12-26 1974-02-05 Ibm Skew controlled readback systems
US3792436A (en) * 1973-01-04 1974-02-12 Honeywell Inf Systems Deskewing buffer arrangement which includes means for detecting and correcting channel errors
JPS505569A (en) * 1973-05-18 1975-01-21
US3859510A (en) * 1973-12-26 1975-01-07 Ibm Data separation circuitry for reading information from a moving support
JPS5198006A (en) * 1975-02-21 1976-08-28
US4000513A (en) * 1975-07-28 1976-12-28 Computer Peripherals, Inc. Apparatus and method for data recording with peak shift compensation
US4054950A (en) * 1976-04-29 1977-10-18 Ncr Corporation Apparatus for detecting a preamble in a bi-phase data recovery system
IT1072341B (en) * 1976-05-20 1985-04-10 Olivetti & Co Spa CIRCUIT AND METHOD FOR DISCRIMINATION IN READING OF PRE-RECORDED DATA WITH DIFFERENT CODES
US4034348A (en) * 1976-06-28 1977-07-05 Honeywell Information Systems, Inc. Apparatus, including delay means, for sampling and recovering data recorded by the double transition recording technique
US4109236A (en) * 1977-06-17 1978-08-22 Honeywell Information Systems Inc. Apparatus for digital data recovery from mass storage devices
US4118686A (en) * 1977-09-06 1978-10-03 Gte Automatic Electric Laboratories, Incorporated Error correction for signals employing the modified duobinary code
US4173027A (en) * 1977-12-20 1979-10-30 Honeywell Information Systems Inc. Write precompensation system

Also Published As

Publication number Publication date
FR2457044A1 (en) 1980-12-12
FR2457044B1 (en) 1984-07-13
JPS5622205A (en) 1981-03-02
GB2049370B (en) 1983-10-19
US4298956A (en) 1981-11-03
GB2049370A (en) 1980-12-17
AU5831980A (en) 1980-11-20

Similar Documents

Publication Publication Date Title
US4215430A (en) Fast synchronization circuit for phase locked looped decoder
US4596981A (en) Synchronizing signal detecting circuit in a digital signal transmitting system
US4146909A (en) Sync pattern encoding system for run-length limited codes
US5479651A (en) Disc drive controller to detect defects in read/write circuits for a disc drive
EP0409861A1 (en) Asynchronous data channel for information storage subsystem
GB2043404A (en) Apparatus for detecting the absence of signal transitions from bit cells of a serial binary signal
US4009490A (en) PLO phase detector and corrector
US4535306A (en) Phase-locked loop detecting circuit
US4245263A (en) Write precompensation and write encoding for FM and MFM recording
US4344039A (en) Demodulating circuit for self-clocking-information
KR860001257B1 (en) Data reading apparatus for data transmission
US4472686A (en) Circuit for reproducing and demodulating modulated digital signals
US4584616A (en) Format for storing data on magnetic media
CA1153108A (en) Digital read recovery with variable frequency compensation using read only memories
US5349350A (en) Run length limited encoding/decoding system for low power disk drives
US4672482A (en) Digital apparatus for magnetic media data recovery system
US3646520A (en) Adaptive reading circuit for a disk memory
WO1989006427A1 (en) Synchronization for stored data
JPS6214909B2 (en)
CN100353438C (en) Method of embedding secondary signal in bitstream of primary signal
US4320465A (en) Digital frequency modulation and modified frequency modulation read recovery with data separation
US5175545A (en) Data coding system in a magnetic recording apparatus
US3815108A (en) Self-clocking nrz recording and reproduction system
US3643228A (en) High-density storage and retrieval system
JPH036694B2 (en)

Legal Events

Date Code Title Description
MKEX Expiry