WO2012058656A2 - Stress regulated semiconductor and associated methods - Google Patents

Stress regulated semiconductor and associated methods Download PDF

Info

Publication number
WO2012058656A2
WO2012058656A2 PCT/US2011/058487 US2011058487W WO2012058656A2 WO 2012058656 A2 WO2012058656 A2 WO 2012058656A2 US 2011058487 W US2011058487 W US 2011058487W WO 2012058656 A2 WO2012058656 A2 WO 2012058656A2
Authority
WO
WIPO (PCT)
Prior art keywords
layer
semiconductor
heat spreader
diamond
carbon
Prior art date
Application number
PCT/US2011/058487
Other languages
French (fr)
Other versions
WO2012058656A3 (en
Inventor
Chien-Min Sung
Ming Chi Kan
Shao Chung Hu
Original Assignee
Ritedia Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ritedia Corporation filed Critical Ritedia Corporation
Priority to CN2011800061052A priority Critical patent/CN102893419A/en
Publication of WO2012058656A2 publication Critical patent/WO2012058656A2/en
Publication of WO2012058656A3 publication Critical patent/WO2012058656A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/12Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies with a stress relaxation structure, e.g. buffer layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3732Diamonds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3735Laminates or multilayers, e.g. direct bond copper ceramic substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/641Heat extraction or cooling elements characterized by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68363Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used in a transfer process involving transfer directly from an origin substrate to a target substrate without use of an intermediate handle substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/03444Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
    • H01L2224/0345Physical vapour deposition [PVD], e.g. evaporation, or sputtering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04026Bonding areas specifically adapted for layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05649Manganese [Mn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05666Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/0567Zirconium [Zr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05671Chromium [Cr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/0568Molybdenum [Mo] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05681Tantalum [Ta] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05684Tungsten [W] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/05686Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2224/05687Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/274Manufacturing methods by blanket deposition of the material of the layer connector
    • H01L2224/27444Manufacturing methods by blanket deposition of the material of the layer connector in gaseous form
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/274Manufacturing methods by blanket deposition of the material of the layer connector
    • H01L2224/27444Manufacturing methods by blanket deposition of the material of the layer connector in gaseous form
    • H01L2224/2745Physical vapour deposition [PVD], e.g. evaporation, or sputtering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/27Manufacturing methods
    • H01L2224/274Manufacturing methods by blanket deposition of the material of the layer connector
    • H01L2224/27444Manufacturing methods by blanket deposition of the material of the layer connector in gaseous form
    • H01L2224/27452Chemical vapour deposition [CVD], e.g. laser CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29075Plural core members
    • H01L2224/2908Plural core members being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/29166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29186Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2224/29187Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29193Material with a principal constituent of the material being a solid not provided for in groups H01L2224/291 - H01L2224/29191, e.g. allotropes of carbon, fullerene, graphite, carbon-nanotubes, diamond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
    • H01L2224/83005Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/44Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the coatings, e.g. passivation layer or anti-reflective coating
    • H01L33/46Reflective coating, e.g. dielectric Bragg reflector

Definitions

  • the present invention relates generally to semiconductor devices and associated methods. Accordingly, the present invention involves the electrical and material science fields.
  • Electronic devices generally contain printed circuit boards having integrally connected electronic components that allow the overall functionality of the device. These electronic components, such as processors, transistors, resistors, capacitors, light-emitting diodes (LEDs), etc., generate significant amounts of heat. As it builds, heat can cause various thermal problems associated with such electronic components. Significant amounts of heat can affect the reliability of an electronic device, or even cause it to fail by, for example, causing burn out or shorting both within the electronic components themselves and across the surface of the printed circuit board. Thus, the buildup of heat can ultimately affect the functional life of the electronic device. This is particularly problematic for electronic components with high power and high current demands, as well as for the printed circuit boards that support them.
  • LEDs light-emitting diodes
  • cooling devices have been employed such as fans, heat sinks, Peltier and liquid cooling devices, etc., as means of reducing heat buildup in electronic devices.
  • cooling devices generally must increase in size to be effective and may also require power to operate.
  • fans must be increased in size and speed to increase airflow
  • heat sinks must be increased in size to increase heat capacity and surface area.
  • the demand for smaller electronic devices not only precludes increasing the size of such cooling devices, but may also require a significant size decrease.
  • a stress regulated semiconductor device can include a semiconductor layer, a stress regulating interface layer including a carbon layer bonded to the semiconductor layer by a carbide former, and a heat spreader coupled to the stress regulating interface layer opposite the semiconductor layer.
  • the stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
  • the stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the
  • semiconductor materials are contemplated from which the devices according to aspects of the present invention can be constructed.
  • semiconductor materials can include silicon, silicon carbide, silicon germanium, gallium arsenide, gallium nitride, germanium, zinc sulfide, gallium phosphide, gallium antimonide, gallium indium arsenide phosphide, aluminum
  • the semiconductor material can include gallium nitride, aluminum nitride, and composites thereof.
  • Nonlimiting examples can include diamond-like carbon, boron-doped diamond, amorphous diamond, crystalline diamond, polycrystalline diamond, graphite, and the like, including combinations thereof.
  • the carbon layer has an amorphous atomic structure.
  • the carbon layer is diamond-like carbon.
  • the carbon layer is boron-doped diamond.
  • heat spreader layers Various materials are contemplated for use in the heat spreader layers according to various aspects of the present invention.
  • Nonlimiting examples can include aluminum, copper, tin, tungsten, nickel, titanium, gold, silver, platinum, A1 2 0 3 , AIN, Si 3 N 4 , Si, glass, and combinations and alloys thereof, and the like, including alloys and mixtures thereof.
  • the heat spreader includes copper.
  • a reflective layer disposed between the carbon layer and the semiconductor layer.
  • a carbide former layer can be disposed between the carbon layer and the reflective layer.
  • a carbide former layer can be disposed between the carbon layer and the heat spreader layer.
  • a stress regulated semiconductor device in another aspect of the present invention, can include a semiconductor layer and a heat spreader formed on the semiconductor layer, where the heat spreader includes diamond particles uniformly disposed within a metal matrix.
  • the diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 10 ppm/°C.
  • the diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 5 ppm/°C.
  • a stress regulated semiconductor device can include a semiconductor layer, an electrically conductive boron nitride layer formed on the semiconductor layer, and a heat spreader coupled to the boron nitride layer opposite the semiconductor layer.
  • the boron nitride layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
  • a method for reducing stress induced defects in a semiconductor device can include forming a stress regulating interface layer including a carbon layer on a semiconductor layer, and coupling a heat spreader layer to the stress regulating interface layer opposite the semiconductor layer.
  • coupling the heat spreader to the stress regulating interface layer includes forming the heat spreader on the stress regulating interface layer.
  • the stress regulating interface layer reduces the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
  • the method can further include forming a reflective layer between the stress regulating interface layer and the semiconductor layer.
  • the method can further include forming a carbide former layer between the carbon layer and the reflective layer.
  • the method can include forming a carbide former layer between the carbon layer and the metal heat spreader layer.
  • a stress regulated light-emitting semiconductor device is provided.
  • Such a device can include a light-emitting
  • the semiconductor material a carbon layer formed on the semiconductor material, and a metal heat spreader coupled to the carbon layer, wherein the carbon layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal heat spreader to less than or equal to about 10 ppm/°C.
  • the metal heat spreader is formed on the carbon layer.
  • FIG. 1 is a cross-section view of a stress regulated semiconductor device in accordance with one embodiment of the present invention.
  • FIG. 2 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
  • FIG. 3 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
  • FIG. 4 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
  • FIG. 5 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
  • FIG. 6 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
  • FIG. 7 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
  • FIG. 8 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
  • FIG. 9 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
  • FIG. 10 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention. DETAILED DESCRIPTION OF THE INVENTION
  • vapor deposited refers to materials which are formed using vapor deposition techniques.
  • Vapor deposition refers to a process of forming or depositing materials on a substrate through the vapor phase. Vapor deposition processes can include any process such as, but not limited to, chemical vapor deposition (CVD) and physical vapor deposition (PVD). A wide variety of variations of each vapor deposition method can be performed by those skilled in the art.
  • vapor deposition methods include hot filament CVD, rf-CVD, laser CVD (LCVD), laser ablation, conformal diamond coating processes, metal-organic CVD (MOCVD), sputtering, thermal evaporation PVD, ionized metal PVD (IMPVD), electron beam PVD (EBPVD), reactive PVD, cathodic arc, and the like.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • diamond refers to a crystalline structure of carbon atoms bonded to other carbon atoms in a lattice of tetrahedral coordination known as sp 3 bonding. Specifically, each carbon atom is surrounded by and bonded to four other carbon atoms, each located on the tip of a regular tetrahedron. Further, the bond length between any two carbon atoms is 1.54 angstroms at ambient temperature conditions, and the angle between any two bonds is 109 degrees, 28 minutes, and 16 seconds although experimental results may vary slightly. The structure and nature of diamond, including its physical and electrical properties are well known in the art.
  • distorted tetrahedral coordination refers to a tetrahedral bonding configuration of carbon atoms that is irregular, or has deviated from the normal tetrahedron configuration of diamond as described above. Such distortion generally results in lengthening of some bonds and shortening of others, as well as the variation of the bond angles between the bonds. Additionally, the distortion of the tetrahedron alters the characteristics and properties of the carbon to effectively lie between the characteristics of carbon bonded in sp 3 configuration (i.e. diamond) and carbon bonded in sp 2 configuration (i.e. graphite).
  • amorphous diamond is amorphous diamond.
  • diamond-like carbon refers to a carbonaceous material having carbon atoms as the majority element, with a substantial amount of such carbon atoms bonded in distorted tetrahedral coordination.
  • Diamond-like carbon (DLC) can typically be formed by PVD processes, although CVD or other processes could be used such as vapor deposition processes.
  • a variety of other elements can be included in the DLC material as either impurities, or as dopants, including without limitation, hydrogen, sulfur, phosphorous, boron, nitrogen, silicon, tungsten, etc.
  • amorphous diamond refers to a type of diamond-like carbon having carbon atoms as the majority element, with a substantial amount of such carbon atoms bonded in distorted tetrahedral coordination. In one aspect, the amount of carbon in the amorphous diamond can be at least about 90%, with at least about 20% of such carbon being bonded in distorted tetrahedral coordination. Amorphous diamond also has a higher atomic density than that of diamond (176 atoms/cm 3 ). Further, amorphous diamond and diamond materials contract upon melting.
  • heat transfer heat transfer
  • heat movement heat transmission
  • heat transmission can be used interchangeably, and refer to the movement of heat from an area of higher temperature to an area of cooler temperature. It is intended that the movement of heat include any mechanism of heat transmission known to one skilled in the art, such as, without limitation, conductive, convective, radiative, etc.
  • light-emitting surface refers to a surface of a device or object from which light is intentionally emitted.
  • Light may include visible light and light within the ultraviolet spectrum.
  • An example of a light-emitting surface may include, without limitation, a nitride layer of an LED, or of semiconductor layers to be incorporated into an LED, from which light is emitted.
  • substrate refers to a support surface to which various materials can be joined in forming a semiconductor or semiconductor-on-diamond device.
  • the substrate may be any shape, thickness, or material, required in order to achieve a specific result, and includes but is not limited to metals, alloys, ceramics, and mixtures thereof. Further, in some aspects, the substrate may be an existing semiconductor device or wafer, or may be a material which is capable of being joined to a suitable device.
  • the term “substantially” refers to the complete or nearly complete extent or degree of an action, characteristic, property, state, structure, item, or result.
  • an object that is “substantially” enclosed would mean that the object is either completely enclosed or nearly completely enclosed.
  • the exact allowable degree of deviation from absolute completeness may in some cases depend on the specific context. However, generally speaking the nearness of completion will be so as to have the same overall result as if absolute and total completion were obtained.
  • the use of “substantially” is equally applicable when used in a negative connotation to refer to the complete or near complete lack of an action, characteristic, property, state, structure, item, or result.
  • compositions that is "substantially free of particles would either completely lack particles, or so nearly completely lack particles that the effect would be the same as if it completely lacked particles.
  • a composition that is "substantially free of an ingredient or element may still actually contain such item as long as there is no measurable effect thereof.
  • the term "about” is used to provide flexibility to a numerical range endpoint by providing that a given value may be “a little above” or “a little below” the endpoint.
  • the present invention provides stress regulated semiconductor devices and methods associated therewith. Such devices can provide more effective cooling than traditional devices, and as such can be operated at a higher operational power.
  • a vertical design for a semiconductor device can be utilized.
  • One example of a vertical design semiconductor is a vertical stack LED.
  • Much of the following discussion is directed to vertical stack LED devices for convenience. It is noted that this is for convenience sake, and that any type of semiconductor device and/or semiconductor configuration or design is considered to be within the present scope.
  • CTE coefficient of thermal expansion
  • microcracks can lead to LED failure over time.
  • defects can be introduced into a semiconductor device during the manufacturing process.
  • one technique of manufacturing may be to couple a metal heat spreader to a semiconductor material by soldering. Thermal mismatch between these materials during soldering can cause defects, cracking, delamination, and the like to occur or begin to occur.
  • Such materials can include, without limitation, various forms of diamond, graphite, boron nitrides, and the like. As an additional advantage, these materials tend to be good thermal conductors, and thus facilitate the movement of heat from the semiconductor. Much of the following discussion is directed to diamond materials for convenience, and it is noted that any material capable of moderating the CTE between disparate materials should be considered to be within the present scope.
  • Semiconductor devices can be utilized in a variety of applications, including LEDs, laser diodes, p-n junction devices, p- i-n junction devices, SAW and BAW filters, and the like.
  • LEDs including LEDs, laser diodes, p-n junction devices, p- i-n junction devices, SAW and BAW filters, and the like.
  • the semiconductor device is an LED device.
  • the semiconductor device is an LED device with a vertical stack configuration.
  • a stress regulated semiconductor device 10 can include a semiconductor layer 12, a carbon layer 14 formed on the semiconductor layer 12, and a heat spreader 16 coupled to the carbon layer 14 opposite the
  • the carbon layer 14 is operable to reduce the CTE difference between the semiconductor layer 12 and the heat spreader 16 to less than or equal to about 10 ppm/°C. In another aspect, the carbon layer is operable to reduce the CTE difference between the semiconductor layer and the heat spreader to less than or equal to about 5 ppm/°C. Additionally, the carbon layer can be conductive, non-conductive, or semiconductive, depending on the design of the device. It should be noted that in FIG. 1 and all following FIGs., the semiconductor layer 12 can be one or more layers, junctions, structures, and the like.
  • the carbon layer can be a single carbon layer or multiple carbon layers, and can include other materials or material layers such as, for example, carbide formers.
  • the term "stress regulating interface layer" can be used to describe one or more carbon layers and any associated materials or material layers therewith.
  • a stress regulating interface layer can include a carbon layer and a carbide former.
  • One benefit of the vertical stack design relates to the placement of electrical contacts in association with the semiconductor. As opposed to more traditional designs, electrical contacts in a vertical stack LED are located on opposite sides of the semiconductor.
  • a vertical stack device 20 can include a semiconductor layer 12, a carbon layer 14 formed on the semiconductor layer, and a heat spreader layer 16 formed on the carbon layer opposite the semiconductor layer.
  • an electrical contact 18 can be coupled to the semiconductor layer on an opposite side from the heat spreader layer 16.
  • the carbon layer is conductive to allow the carbon layer and/or the heat spreader layer to act as the other electrical contact.
  • electrical current flows linearly from one electrical contact to the other.
  • a second electrical contact in addition to the carbon layer and/or the heat spreader layer can be coupled to the device.
  • an LED device 30 can include a reflective layer 32 disposed between the carbon layer 14 and the semiconductor layer 12.
  • Light generated in the semiconductor layer of the vertical stack LED device can be transmitted in multiple directions. One portion of the light can be transmitted forward through the semiconductor layer 12 and out of the device in a direction away from the heat spreader layer 16. Another portion can be transmitted from the semiconductor layer 12 toward the heat spreader layer 16 and the carbon layer 14.
  • the reflective layer 32 can function to reflect at least a portion of this light back through the semiconductor layer and out of the LED, thus increasing the light output of the device.
  • the reflective layer can be disposed between the semiconductor layer and the carbon layer as shown, or it can be disposed between the carbon layer and the heat spreader layer (not shown).
  • a carbide former layer can improve the bonding between a carbon material such as diamond and a variety of other materials.
  • a carbide former layer 42 can be disposed between the carbon layer 14 and the reflective layer 32 in order to improve the coupling of the carbon layer to the reflective layer.
  • a carbide former layer 42 can be disposed between the carbon layer 14 and the heat spreader layer 16 in order to improve the coupling of the heat spreader layer to the carbon layer.
  • a carbide former layer can also be utilized between a carbon layer and a semiconductor layer (not shown).
  • a stack of multiple carbon layers can include carbide former layers interspersed between the carbon layers.
  • a stress regulating interface layer can include multiple carbon layers having titanium layers interspersed therebetween to provide improved CTE matching between the heat spreader and the semiconductor layer.
  • a stress regulating interface layer can include alternating layers of DLC and a carbide former such as Ti to improve CTE matching.
  • diamond particles 64 can also be utilized to reduce the CTE mismatch between the metal heat spreader and the semiconductor layer.
  • a stress regulated semiconductor device 60 can include a semiconductor layer 12 and a heat spreader layer 62 formed on the semiconductor layer 12.
  • Diamond particles 64 are uniformly disposed within the metal heat spreader layer 62. The presence of the diamond particles can reduce the CTE mismatch between the semiconductor layer and the heat spreader layer.
  • the diamond particles 64 can also be arranged in a monolayer. In one aspect, the diamond particles are operable to reduce the CTE difference between the semiconductor layer and the metal matrix to less than or equal to about 10 ppm/°C.
  • the diamond particles are operable to reduce the CTE difference between the semiconductor layer and the metal matrix to less than or equal to about 5 ppm/°C. It can be beneficial to form the heat spreader layer including the diamond particles on the semiconductor layer during manufacture of the semiconductor device, as opposed to making a diamond
  • a stress regulated semiconductor device can be made according to the following method.
  • a carbon layer 82 is formed on a semiconductor layer 84 having a substrate 86 such as sapphire.
  • the semiconductor layer can include GaN.
  • a carbide former layer can be deposited between the carbon layer 82 and the semiconductor layer 84 to improve bonding as has been described (not shown).
  • a heat spreader layer 92 is formed on the carbon layer 82.
  • a carbide former layer can be deposited on the carbon layer 82 to improve bonding with the heat spreader layer 92 as has been described (not shown).
  • the heat spreader layer can be thickened to improve the thermal conductivity and/or physical stability of the device.
  • the substrate 86 can be removed as is shown in FIG. 10, and in some aspects, subsequent semiconductive structures can be deposited on the exposed surface of the semiconductor layer 84.
  • the substrate can be removed by a variety of known methods, including laser splitting, mechanical removal, chemical etching, and the like.
  • the exposed surface of the semiconductor layer can be leveled or planarized to improve subsequent deposition thereupon. Note that the device is shown rotated 180° in FIG. 10 for clarity.
  • a method for reducing stress induced defects in a semiconductor device can include forming a diamond layer on a semiconductor layer and coupling a heat spreader layer to the diamond layer opposite the semiconductor layer.
  • the diamond layer reduces the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
  • the method can additionally include forming a reflective layer between the diamond layer and the semiconductor layer.
  • a carbide former layer can be formed between the diamond layer and the reflective layer.
  • a carbide former layer can be formed between the diamond layer and the heat spreader layer.
  • coupling the heat spreader to the diamond layer includes forming the heat spreader on the diamond layer.
  • Non-limiting examples include amorphous diamond, diamond-like carbon, polycrystalline diamond, crystalline diamond, single crystal diamond, graphite, and the like.
  • the carbon layer can be an amorphous diamond layer.
  • the carbon layer can be a diamond-like carbon layer. It should be noted that any type of carbon layer can be utilized provided the layer can be formed on a semiconductor layer.
  • improved CTE matching can be achieved by utilizing a stress regulating interface layer having a carbon layer with an amorphous atomic structure.
  • amorphous materials can include diamond-like carbon, amorphous diamond, and the like.
  • amorphous materials such as diamond-like carbon have a high elastic or yield limit due to their non-crystalline structure.
  • the amorphous structure of materials such as diamond-like carbon can absorb the expansion and contraction differences between these materials as they expand and contract at different rates.
  • the carbon layers according to aspects of the present invention can be of any thickness that would allow thermal cooling and CTE mismatch moderation of a semiconductor device.
  • Thicknesses can vary depending on the application and the semiconductor device configuration. For example, greater cooling requirements may require thicker carbon layers. The thickness may also vary depending on the material used in the carbon layer. In some aspects, particularly those where the thickness of the device is to be minimized, it can be beneficial to utilize a carbon layer that is no thicker than necessary for the application. That being said, in one aspect a carbon layer may be from about 10 microns to about 300 microns thick. In another aspect, a carbon layer may be less than or equal to about 10 microns thick. In yet another aspect, a carbon layer may be from about 50 microns to about 100 microns thick. In a further aspect, a carbon layer may be greater than about 50 microns thick.
  • the carbon layer can be from about 1 micron to about 30 microns thick. In a further aspect, the carbon layer can be from about 5 microns to about 30 microns thick. In yet a further aspect, the carbon layer can be less than about 1 micron thick. In one aspect, the carbon layer can be from about 0.1 microns to about 10 microns thick. In another aspect, the carbon layer can be from about 0.5 microns to about 2 microns thick.
  • the carbon layer can be a diamond material such as, for example, crystalline diamond, amorphous diamond, diamond-like carbon, and the like.
  • Diamond materials have excellent thermal conductivity properties that make them ideal for incorporation into semiconductor devices as has been described herein.
  • the transfer of heat that is present in the semiconductor device can thus be accelerated from the device through a diamond material.
  • the present invention is not limited as to specific theories of heat transmission.
  • the accelerated movement of heat from inside the device can be at least partially due to heat movement into and through a diamond layer. Due to the heat conductive properties of diamond, heat can rapidly spread laterally through the diamond layer and to the edges of a
  • Heat present around the edges will be more rapidly dissipated into the air or into surrounding structures, such as heat spreaders or device supports.
  • the diamond layer can thermally conduct heat to the metal heat spreader layer that is intimately contacted therewith. Because the thermal conductivity of diamond is greater than the thermal conductivity of a semiconductor layer to which it is thermally coupled, a heat sink is established by the diamond layer. Thus heat that builds up in the semiconductor layer is drawn into the diamond layer and spread laterally to be transferred into the metal heat spreader. Such accelerated heat transfer can result in semiconductor devices with much cooler operational temperatures. Additionally, the acceleration of heat transfer not only cools a semiconductor device, but may also reduce the heat load on many electronic components that are spatially located nearby the semiconductor device.
  • diamond deposition techniques may or may not apply to a particular layer or application, and that such techniques may vary widely between the various aspects of the present invention. Additionally, and as has been noted, other materials such as boron nitride and graphite are included within the present scope. The following deposition techniques should also be applied to those materials where applicable.
  • diamond layers may be formed by any means known, including various vapor deposition techniques. Any number of known vapor deposition techniques may be used to form these diamond layers. Common vapor deposition techniques include chemical vapor deposition (CVD) and physical vapor deposition (PVD), although any similar method can be used if similar properties and results are obtained.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • CVD techniques such as hot filament, microwave plasma, oxyacetylene flame, rf-CVD, laser CVD (LCVD), metal-organic CVD (MOCVD), laser ablation, conformal diamond coating processes, and direct current arc techniques may be utilized.
  • Typical CVD techniques use gas reactants to deposit the diamond or diamond-like material in a layer, or film. These gases generally include a small amount (i.e. less than about 5%) of a carbonaceous material, such as methane, diluted in hydrogen.
  • gases generally include a small amount (i.e. less than about 5%) of a carbonaceous material, such as methane, diluted in hydrogen.
  • PVD techniques such as sputtering, cathodic arc, and thermal evaporation may be utilized.
  • MBE molecular beam epitaxy
  • ALD atomic layer deposition
  • specific deposition conditions may be used in order to adjust the exact type of material to be deposited, whether DLC, amorphous diamond, or pure diamond.
  • a nucleation enhancer layer or carbide former layer can be formed on the growth surface of a substrate in order to improve the quality and deposition time of the diamond layer.
  • the diamond layer can be deposited on various material layers, such as a semiconductor layer or reflective layer.
  • a diamond layer can be formed by depositing applicable nuclei, such as diamond nuclei, on a diamond growth surface of a substrate and then growing the nuclei into a film or layer using a vapor deposition technique.
  • a nucleation enhancer layer can be coated upon the substrate to enhance the growth of the diamond layer. Diamond nuclei are then placed upon the nucleation enhancer layer, and the growth of the diamond layer proceeds via CVD.
  • the nucleation enhancer may be a material selected from the group consisting of metals, metal alloys, metal compounds, carbides, carbide formers, and mixtures thereof.
  • the nucleation enhancer layer can be a carbide former layer including a carbide former material. Examples of carbide former materials may include, without limitation, tungsten (W), tantalum (Ta), titanium (Ti), zirconium (Zr), chromium (Cr), molybdenum (Mo), silicon (Si), and manganese (Mn).
  • examples of carbides include tungsten carbide (WC), silicon carbide (SiC), titanium carbide (TiC), zirconium carbide (ZrC), and mixtures thereof among others.
  • the carbide former layer can be Ti.
  • the carbide former layer can be Cr. It should be noted that a carbide former layer can be utilized to enhance the deposition of a diamond layer, a carbon layer, a boron nitride layer, or an additional material such as a heat spreader material upon one or more of the aforementioned layers. Additionally, a carbide former layer can be utilized to improve bonding between layers, and many not necessarily involve enhanced nucleation in all cases.
  • useful carbide formers can include Ti, W, TiW, Cr, Pt, Zr, V, and the like.
  • a nucleation enhancer layer or a carbide former layer when used, is a layer that is thin enough that it does not to adversely affect the thermal transmission properties of the device. In one aspect, the thickness of these layers may be less than about 0.5
  • the thickness may be less than about 10 nanometers. In yet another aspect, the thickness is less than about 5 nanometers. In a further aspect of the invention, the thickness is less than about 3 nanometers.
  • Diamond materials having higher proportions of sp3 bonds have higher thermal conductivity while moderating CTE mismatch between the heat spreader and the semiconductor layer.
  • Various methods may be employed that can affect the sp3 content of the diamond in the diamond layer that is created by vapor deposition techniques. For example, reducing the methane flow rate and increasing the total gas pressure during the early phase of diamond deposition can decrease the decomposition rate of carbon, and increase the concentration of hydrogen atoms. Thus a significantly higher percentage of the carbon will be deposited in a sp 3 bonding configuration, and thus the quality of the diamond nuclei formed can be increased.
  • the nucleation rate of diamond particles deposited on a growth surface of the substrate or the nucleation enhancer layer can be increased in order to reduce the amount of interstitial space between growing diamond particles.
  • ways to increase nucleation rates include, but are not limited to; applying a negative bias in an appropriate amount, often about 100 volts, to the growth surface; polishing the growth surface with a fine diamond paste or powder, which may partially remain on the growth surface; and controlling the composition of the growth surface such as by ion implantation of C, Si, Cr, Mn, Ti, V, Zr, W, Mo, Ta, and the like by PVD or PECVD.
  • PVD processes are typically at lower temperatures than CVD processes and in some cases can be below about 250° C such as about 150° C.
  • the carbon layer may be formed as a conformal diamond layer.
  • Conformal diamond coating processes can provide a number of advantages over conventional diamond film processes. Conformal diamond coating can be performed on a wide variety of substrates, including non-planar substrates.
  • a growth surface can be pretreated under diamond growth conditions in the absence of a bias to form a carbon film.
  • the diamond growth conditions can be conditions that are conventional CVD deposition conditions for diamond without an applied bias.
  • a thin carbon film can be formed which is typically less than about 100 angstroms.
  • the pretreatment step can be performed at almost any growth temperature such as from about 200 °C to about 900 °C, although lower temperatures below about 500 °C may be preferred.
  • the thin carbon film appears to form within a short time, e.g., less than one hour, and is a hydrogen terminated amorphous diamond.
  • the growth surface may then be subjected to diamond growth conditions to form a conformal diamond layer.
  • the diamond growth conditions may be those conditions which are commonly used in traditional CVD diamond growth.
  • the diamond film produced using the above pretreatment steps results in a conformal diamond film that typically begins growth substantially over the entire growth surface with substantially no incubation time.
  • a continuous film e.g. substantially no grain boundaries, can develop within about 80 nm of growth. Diamond layers having substantially no grain boundaries may move heat more efficiently than those layers having grain boundaries.
  • the carbon layer can be a conductive carbon layer such as a diamond layer.
  • a conductive carbon layer such as a diamond layer.
  • various techniques may be employed to render a diamond layer conductive. Such techniques are known to those of ordinary skill in the art.
  • various impurities may be doped into the crystal lattice of the diamond layer.
  • Such impurities may include elements such as Si, B, P, N, Li, Al, Ga, etc.
  • the diamond layer may be doped with B.
  • Impurities may also include metallic particles within the crystal lattice, provided they do not interfere with the function of the device, such as by blocking light emitted from an LED.
  • the semiconductor layer may include any material that is suitable for forming electronic devices, semiconductor devices, or the like. Many semiconductors are based on silicon, gallium, indium, and germanium. Suitable materials for the semiconductor layer can include, without limitation, silicon, silicon carbide, silicon germanium, gallium arsenide, gallium nitride, germanium, zinc sulfide, gallium phosphide, gallium antimonide, gallium indium arsenide phosphide, aluminum
  • the phosphide aluminum arsenide, aluminum gallium arsenide, gallium nitride, boron nitride, aluminum nitride, indium arsenide, indium phosphide, indium antimonide, indium nitride, indium gallium nitride, and composites thereof.
  • semiconductor layer can include silicon, silicon carbide, gallium arsenide, gallium nitride, gallium phosphide, aluminum nitride, indium nitride, indium gallium nitride, aluminum gallium nitride, or composites of these materials.
  • silicon silicon carbide, gallium arsenide, gallium nitride, gallium phosphide, aluminum nitride, indium nitride, indium gallium nitride, aluminum gallium nitride, or composites of these materials.
  • semiconductor material includes gallium nitride.
  • semiconductor material includes aluminum nitride.
  • the semiconductor material includes aluminum nitride.
  • semiconductor material includes indium nitride.
  • the semiconductor includes (Al, Ga, In)N.
  • semiconductor materials may be of any structural configuration known, for example, without limitation, cubic (zincblende or sphalerite), wurtzitic, rhombohedral, graphitic, turbostratic, pyrolytic, hexagonal, amorphous, or combinations thereof.
  • the semiconductor layer can be formed by any method known to one of ordinary skill in the art.
  • Various known methods of vapor deposition can be utilized, as has been described.
  • surface processing may be performed between any of the deposition steps described in order to provide a smooth surface for subsequent deposition. Such processing may be accomplished by any means known, such as by chemical etching, polishing, buffing, grinding, etc.
  • the heat spreader layer can be any material that can be utilized in the devices according to aspects of the present invention are considered to be within the present scope. Nonlimiting examples of such materials can include aluminum, copper, tin, tungsten, nickel, titanium, gold, silver, platinum, AI 2 O 3 , A1N, S1 3 N 4 , Si, glass, and combinations and alloys thereof, and the like, including mixtures and alloys thereof.
  • the heat spreader can be a metal heat spreader.
  • the heat spreader includes copper.
  • the heat spreader includes diamond particle impregnated nickel.
  • the heat spreader materials can be applied to the device using any deposition technique. In one aspect, for example, the layer can be deposited by sputtering.
  • the thickness of the layer can be increased via a thickening process.
  • thickening can increase the thermal conductivity of the device, provide for additional structural support for the semiconductor materials, facilitate device handling and attachment to other substrates, and the like.
  • a temporary support substrate can be removed from the semiconductor device once the heat spreader layer has been increased to a thickness that is capable of providing adequate support.
  • a heat spreader has a minimum thickness for supporting the semiconductor material such that bowing does not occur.
  • a metal heat spreader can be thickened by further sputtering of the heat spreader material and/or an additional metal material.
  • the metal heat spreader layer can be thickened by
  • the metal material can be the same or different from the metal material originally sputtered onto the device.
  • a monolayer of diamond particles can be disposed on the sputtered metal heat spreader layer. Subsequent electroplating will thicken the metal heat spreader layer, thus incorporating the diamond particles within the metal material.
  • a 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition).
  • Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms.
  • Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice.
  • a multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
  • the top surface of the p- doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm.
  • the reflective layer is then sputtered with a nucleation enhancing layer of Ti to about 50 nm thick.
  • amorphous diamond is deposited on the nucleation enhancing layer to a thickness of about 1 ⁇ by cathodic arc deposition.
  • An additional nucleation enhancing layer of Ti is sputtered on the amorphous diamond layer to a thickness of about 50 nm, followed by sputtering of a Cu metal layer.
  • the device is then removed from the deposition chamber and immersed in an electrolyte solution where the Cu layer is thickened by electroplating.
  • a region of the GaN layer is then laser irradiated to separate the sapphire wafer from the GaN layer.
  • the newly exposed n-doped GaN surface is then sputtered with Au as electrode at one corner. This will form a vertical stack LED with top and bottom electrodes.
  • a 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition).
  • Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms.
  • Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice.
  • a multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
  • the top surface of the p-doped layer is cosputtered with graphite and Ag to form a reflective layer.
  • the graphite acts to reduce the CTE of the reflective layer.
  • the CTE can be graded by controlling Ag/C ratio.
  • Ag coating is then resumed without graphite.
  • the Ag layer is then thickened by electroplating with Cu or Ag.
  • a 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition).
  • Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms.
  • Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice.
  • a multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
  • the top surface of the p-doped layer is cosputtered with graphite and Ag to form a reflective layer.
  • the graphite acts to reduce the CTE of the reflective layer.
  • the CTE can be graded by controlling Ag/C ratio.
  • Ag coating is then resumed without graphite.
  • a monolayer of micron diamond particles is spread across the Ag layer, and a Cu layer is electroplated there upon to incorporate the diamond particles.
  • the diamond particle monolayer functions to further reduce the CTE mismatch and increase of thermal conductivity.
  • a 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition).
  • Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms.
  • Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice.
  • a multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
  • the top surface of the p-doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm.
  • a Cu metal layer is sputtered onto the Ag layer.
  • a monolayer of micron diamond particles is spread across the sputtered Cu layer, and the Cu layer is thickened by electroplating to incorporate the diamond particles to reduce the CTE mismatch and increase of thermal conductivity.
  • An LED wafer with GaN on sapphire is metalized with a gold layer.
  • An ethanol- diluted wax layer is spread across the top of the gold layer.
  • Diamond particles of about 150 ⁇ in size are pressed across the layer, and excess diamond particles not adhered to the layer are removed.
  • the wafer is used as a cathode and is immersed in a liquid electrolyte with copper as the anode, and the wafer is electroplated to cover the diamond particles in-situ with copper.
  • the sapphire layer is split by laser irradiation and removed, and the exposed GaN surface is coated with an ITO electrode except for a small area where gold is coated as an anode.
  • the copper layer is used as the cathode.
  • vertical stack LED is made with electrodes on the opposing sides.
  • An LED wafer having multiple layers of doped GaN on sapphire is sputtered with a reflector layer of Ag, and then a nucleation enhancer layer of Ti.
  • An electrically conductive amorphous diamond layer is then deposited on the Ti layer by cathodic arc.
  • the amorphous diamond is metalized by sputtering with Cr followed by Cu.
  • the Cu layer is thickened by conventional electroplating, resulting in copper bonded GaN.
  • a 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD.
  • Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice.
  • a multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p- doped layer and the n-doped layer.
  • the top surface of the p-doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm. The reflective layer is then sputtered with a nucleation enhancing layer of Ti to about 50 nm thick.
  • amorphous diamond is deposited on the nucleation enhancing layer to a thickness of about 1 ⁇ by cathodic arc deposition.
  • An additional nucleation enhancing layer of Ti is sputtered on the amorphous diamond layer to a thickness of about 50 nm, followed by sputtering of a Cu metal layer.
  • the device is then removed from the deposition chamber and immersed in an electrolyte solution including Ni and diamond particles for Ni-diamond layer coating by electroplating.
  • the diamond content is about 30Vol%.
  • a region of the GaN layer is then laser irradiated to separate the sapphire wafer from the GaN layer.
  • the newly exposed n-doped GaN surface is then sputtered with Au as electrode at one corner. This will form a vertical stack LED with top and bottom electrodes.

Abstract

Stress regulated semiconductor devices and associated methods are provided. In one aspect, for example, a stress regulated semiconductor device can include a semiconductor layer, a stress regulating interface layer including a carbon layer formed on the semiconductor layer, and a heat spreader coupled to the carbon layer opposite the semiconductor layer. The stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.

Description

STRESS REGULATED SEMICONDUCTOR DEVICES AND ASSOCIATED
METHODS
FIELD OF THE INVENTION
The present invention relates generally to semiconductor devices and associated methods. Accordingly, the present invention involves the electrical and material science fields.
BACKGROUND OF THE INVENTION
In many developed countries, major portions of the populations consider electronic devices to be integral to their lives. Such increasing use and dependence has generated a demand for electronics devices that are smaller and faster. As electronic circuitry increases in speed and decreases in size, cooling of such devices becomes problematic.
Electronic devices generally contain printed circuit boards having integrally connected electronic components that allow the overall functionality of the device. These electronic components, such as processors, transistors, resistors, capacitors, light-emitting diodes (LEDs), etc., generate significant amounts of heat. As it builds, heat can cause various thermal problems associated with such electronic components. Significant amounts of heat can affect the reliability of an electronic device, or even cause it to fail by, for example, causing burn out or shorting both within the electronic components themselves and across the surface of the printed circuit board. Thus, the buildup of heat can ultimately affect the functional life of the electronic device. This is particularly problematic for electronic components with high power and high current demands, as well as for the printed circuit boards that support them.
Various cooling devices have been employed such as fans, heat sinks, Peltier and liquid cooling devices, etc., as means of reducing heat buildup in electronic devices. As increased speed and power consumption cause increasing heat buildup, such cooling devices generally must increase in size to be effective and may also require power to operate. For example, fans must be increased in size and speed to increase airflow, and heat sinks must be increased in size to increase heat capacity and surface area. The demand for smaller electronic devices, however, not only precludes increasing the size of such cooling devices, but may also require a significant size decrease. SUMMARY OF THE INVENTION
Accordingly, the present invention provides stress regulated semiconductor devices and associated methods thereof. In one aspect, for example, a stress regulated semiconductor device can include a semiconductor layer, a stress regulating interface layer including a carbon layer bonded to the semiconductor layer by a carbide former, and a heat spreader coupled to the stress regulating interface layer opposite the semiconductor layer. The stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C. In another aspect, the stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the
semiconductor layer and the heat spreader to less than or equal to about 5 ppm/°C.
A variety of semiconductor materials are contemplated from which the devices according to aspects of the present invention can be constructed. In one aspect, nonlimiting examples of semiconductor materials can include silicon, silicon carbide, silicon germanium, gallium arsenide, gallium nitride, germanium, zinc sulfide, gallium phosphide, gallium antimonide, gallium indium arsenide phosphide, aluminum
phosphide, aluminum arsenide, aluminum gallium arsenide, gallium nitride, boron nitride, aluminum nitride, indium arsenide, indium phosphide, indium antimonide, indium nitride, and the like, including composites thereof. In one specific aspect, the semiconductor material can include gallium nitride, aluminum nitride, and composites thereof.
Various carbon materials are also contemplated for inclusion in the carbon layers according to aspects of the present invention. Nonlimiting examples can include diamond-like carbon, boron-doped diamond, amorphous diamond, crystalline diamond, polycrystalline diamond, graphite, and the like, including combinations thereof. In one specific aspect, the carbon layer has an amorphous atomic structure. In another specific aspect the carbon layer is diamond-like carbon. In yet another specific aspect the carbon layer is boron-doped diamond.
Various materials are contemplated for use in the heat spreader layers according to various aspects of the present invention. Nonlimiting examples can include aluminum, copper, tin, tungsten, nickel, titanium, gold, silver, platinum, A1203, AIN, Si3N4, Si, glass, and combinations and alloys thereof, and the like, including alloys and mixtures thereof. In one specific aspect the heat spreader includes copper.
In another aspect, a reflective layer disposed between the carbon layer and the semiconductor layer. In a more specific aspect, a carbide former layer can be disposed between the carbon layer and the reflective layer. In yet another aspect, a carbide former layer can be disposed between the carbon layer and the heat spreader layer.
In another aspect of the present invention, a stress regulated semiconductor device is provided. Such a device can include a semiconductor layer and a heat spreader formed on the semiconductor layer, where the heat spreader includes diamond particles uniformly disposed within a metal matrix. The diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 10 ppm/°C. In another aspect, the diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 5 ppm/°C.
In yet another aspect of the present invention, a stress regulated semiconductor device is provided. Such a device can include a semiconductor layer, an electrically conductive boron nitride layer formed on the semiconductor layer, and a heat spreader coupled to the boron nitride layer opposite the semiconductor layer. The boron nitride layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
In a further aspect of the present invention, a method for reducing stress induced defects in a semiconductor device is provided. Such a method can include forming a stress regulating interface layer including a carbon layer on a semiconductor layer, and coupling a heat spreader layer to the stress regulating interface layer opposite the semiconductor layer. In some aspects, coupling the heat spreader to the stress regulating interface layer includes forming the heat spreader on the stress regulating interface layer. The stress regulating interface layer reduces the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C. In another aspect, the method can further include forming a reflective layer between the stress regulating interface layer and the semiconductor layer. In a more specific aspect, the method can further include forming a carbide former layer between the carbon layer and the reflective layer. In yet another aspect, the method can include forming a carbide former layer between the carbon layer and the metal heat spreader layer.
In another aspect of the present invention, a stress regulated light-emitting semiconductor device is provided. Such a device can include a light-emitting
semiconductor material, a carbon layer formed on the semiconductor material, and a metal heat spreader coupled to the carbon layer, wherein the carbon layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal heat spreader to less than or equal to about 10 ppm/°C. In one aspect, the metal heat spreader is formed on the carbon layer.
There has thus been outlined, rather broadly, various features of the invention so that the detailed description thereof that follows may be better understood, and so that the present contribution to the art may be better appreciated. Other features of the present invention will become clearer from the following detailed description of the invention, taken with the accompanying claims, or may be learned by the practice of the invention. BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a cross-section view of a stress regulated semiconductor device in accordance with one embodiment of the present invention.
FIG. 2 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
FIG. 3 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
FIG. 4 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
FIG. 5 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
FIG. 6 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
FIG. 7 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
FIG. 8 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention.
FIG. 9 is a cross-section view of a stress regulated semiconductor device in accordance with another embodiment of the present invention.
FIG. 10 is a cross-section view of a stress regulated semiconductor device in accordance with yet another embodiment of the present invention. DETAILED DESCRIPTION OF THE INVENTION
Definitions
In describing and claiming the present invention, the following terminology will be used in accordance with the definitions set forth below.
The singular forms "a," "an," and, "the" include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to "a dopant" includes reference to one or more of such dopants, and reference to "the diamond layer" includes reference to one or more of such layers.
As used herein, "vapor deposited" refers to materials which are formed using vapor deposition techniques. "Vapor deposition" refers to a process of forming or depositing materials on a substrate through the vapor phase. Vapor deposition processes can include any process such as, but not limited to, chemical vapor deposition (CVD) and physical vapor deposition (PVD). A wide variety of variations of each vapor deposition method can be performed by those skilled in the art. Examples of vapor deposition methods include hot filament CVD, rf-CVD, laser CVD (LCVD), laser ablation, conformal diamond coating processes, metal-organic CVD (MOCVD), sputtering, thermal evaporation PVD, ionized metal PVD (IMPVD), electron beam PVD (EBPVD), reactive PVD, cathodic arc, and the like.
As used herein, "chemical vapor deposition," or "CVD" refers to any method of chemically forming or depositing diamond particles in a vapor form upon a surface.
Various CVD techniques are well known in the art.
As used herein, "physical vapor deposition," or "PVD" refers to any method of physically forming or depositing diamond particles in a vapor form upon a surface.
Various PVD techniques are well known in the art.
As used herein, "diamond" refers to a crystalline structure of carbon atoms bonded to other carbon atoms in a lattice of tetrahedral coordination known as sp3 bonding. Specifically, each carbon atom is surrounded by and bonded to four other carbon atoms, each located on the tip of a regular tetrahedron. Further, the bond length between any two carbon atoms is 1.54 angstroms at ambient temperature conditions, and the angle between any two bonds is 109 degrees, 28 minutes, and 16 seconds although experimental results may vary slightly. The structure and nature of diamond, including its physical and electrical properties are well known in the art.
As used herein, "distorted tetrahedral coordination" refers to a tetrahedral bonding configuration of carbon atoms that is irregular, or has deviated from the normal tetrahedron configuration of diamond as described above. Such distortion generally results in lengthening of some bonds and shortening of others, as well as the variation of the bond angles between the bonds. Additionally, the distortion of the tetrahedron alters the characteristics and properties of the carbon to effectively lie between the characteristics of carbon bonded in sp3 configuration (i.e. diamond) and carbon bonded in sp2 configuration (i.e. graphite). One example of material having carbon atoms bonded in distorted tetrahedral bonding is amorphous diamond.
As used herein, "diamond-like carbon" refers to a carbonaceous material having carbon atoms as the majority element, with a substantial amount of such carbon atoms bonded in distorted tetrahedral coordination. Diamond-like carbon (DLC) can typically be formed by PVD processes, although CVD or other processes could be used such as vapor deposition processes. Notably, a variety of other elements can be included in the DLC material as either impurities, or as dopants, including without limitation, hydrogen, sulfur, phosphorous, boron, nitrogen, silicon, tungsten, etc.
As used herein, "amorphous diamond" refers to a type of diamond-like carbon having carbon atoms as the majority element, with a substantial amount of such carbon atoms bonded in distorted tetrahedral coordination. In one aspect, the amount of carbon in the amorphous diamond can be at least about 90%, with at least about 20% of such carbon being bonded in distorted tetrahedral coordination. Amorphous diamond also has a higher atomic density than that of diamond (176 atoms/cm3). Further, amorphous diamond and diamond materials contract upon melting.
The terms "heat transfer," "heat movement," and "heat transmission" can be used interchangeably, and refer to the movement of heat from an area of higher temperature to an area of cooler temperature. It is intended that the movement of heat include any mechanism of heat transmission known to one skilled in the art, such as, without limitation, conductive, convective, radiative, etc.
As used herein, "light-emitting surface" refers to a surface of a device or object from which light is intentionally emitted. Light may include visible light and light within the ultraviolet spectrum. An example of a light-emitting surface may include, without limitation, a nitride layer of an LED, or of semiconductor layers to be incorporated into an LED, from which light is emitted.
As used herein, "substrate" refers to a support surface to which various materials can be joined in forming a semiconductor or semiconductor-on-diamond device. The substrate may be any shape, thickness, or material, required in order to achieve a specific result, and includes but is not limited to metals, alloys, ceramics, and mixtures thereof. Further, in some aspects, the substrate may be an existing semiconductor device or wafer, or may be a material which is capable of being joined to a suitable device.
As used herein, the term "substantially" refers to the complete or nearly complete extent or degree of an action, characteristic, property, state, structure, item, or result. For example, an object that is "substantially" enclosed would mean that the object is either completely enclosed or nearly completely enclosed. The exact allowable degree of deviation from absolute completeness may in some cases depend on the specific context. However, generally speaking the nearness of completion will be so as to have the same overall result as if absolute and total completion were obtained. The use of "substantially" is equally applicable when used in a negative connotation to refer to the complete or near complete lack of an action, characteristic, property, state, structure, item, or result. For example, a composition that is "substantially free of particles would either completely lack particles, or so nearly completely lack particles that the effect would be the same as if it completely lacked particles. In other words, a composition that is "substantially free of an ingredient or element may still actually contain such item as long as there is no measurable effect thereof.
As used herein, the term "about" is used to provide flexibility to a numerical range endpoint by providing that a given value may be "a little above" or "a little below" the endpoint.
As used herein, a plurality of items, structural elements, compositional elements, and/or materials may be presented in a common list for convenience. However, these lists should be construed as though each member of the list is individually identified as a separate and unique member. Thus, no individual member of such list should be construed as a de facto equivalent of any other member of the same list solely based on their presentation in a common group without indications to the contrary.
Concentrations, amounts, and other numerical data may be expressed or presented herein in a range format. It is to be understood that such a range format is used merely for convenience and brevity and thus should be interpreted flexibly to include not only the numerical values explicitly recited as the limits of the range, but also to include all the individual numerical values or sub-ranges encompassed within that range as if each numerical value and sub-range is explicitly recited. As an illustration, a numerical range of "about 1 to about 5" should be interpreted to include not only the explicitly recited values of about 1 to about 5, but also include individual values and sub-ranges within the indicated range. Thus, included in this numerical range are individual values such as 2, 3, and 4 and sub-ranges such as from 1-3, from 2-4, and from 3-5, etc., as well as 1, 2, 3, 4, and 5, individually.
This same principle applies to ranges reciting only one numerical value as a minimum or a maximum. Furthermore, such an interpretation should apply regardless of the breadth of the range or the characteristics being described.
The Invention
The present invention provides stress regulated semiconductor devices and methods associated therewith. Such devices can provide more effective cooling than traditional devices, and as such can be operated at a higher operational power. In one aspect, a vertical design for a semiconductor device can be utilized. One example of a vertical design semiconductor is a vertical stack LED. Much of the following discussion is directed to vertical stack LED devices for convenience. It is noted that this is for convenience sake, and that any type of semiconductor device and/or semiconductor configuration or design is considered to be within the present scope.
One potential technique for cooling a vertical stack LED is the use of a copper coated wafer to provide an integrated heat spreader that is intimately in contact with the semiconductor material. One problem, however, exists due to the difference in the coefficient of thermal expansion (CTE) between copper and many semiconductor materials. There can be a 3 times difference in the CTE of copper compared to a semiconductor material such as silicon. When such an LED is operated at high temperature, the copper expands and contracts to a much greater extent than
semiconductor materials for a given temperature change, and can result in microcracks, delamination, and other defects at the interface between the copper and the semiconductor materials. These microcracks can lead to LED failure over time.
In addition to operational failures, in some cases defects can be introduced into a semiconductor device during the manufacturing process. For example, one technique of manufacturing may be to couple a metal heat spreader to a semiconductor material by soldering. Thermal mismatch between these materials during soldering can cause defects, cracking, delamination, and the like to occur or begin to occur.
The inventors have discovered that various materials can be used to moderate the CTE mismatch between a heat spreading material such as copper and a semiconductor, and thus decrease the interface stress there between due to temperature cycling during manufacture and/or use. Such materials can include, without limitation, various forms of diamond, graphite, boron nitrides, and the like. As an additional advantage, these materials tend to be good thermal conductors, and thus facilitate the movement of heat from the semiconductor. Much of the following discussion is directed to diamond materials for convenience, and it is noted that any material capable of moderating the CTE between disparate materials should be considered to be within the present scope.
Semiconductor devices according to aspects of the present invention can be utilized in a variety of applications, including LEDs, laser diodes, p-n junction devices, p- i-n junction devices, SAW and BAW filters, and the like. In one aspect, the
semiconductor device is an LED device. In one specific aspect, the semiconductor device is an LED device with a vertical stack configuration.
In one aspect, as is shown in FIG. 1, a stress regulated semiconductor device 10 can include a semiconductor layer 12, a carbon layer 14 formed on the semiconductor layer 12, and a heat spreader 16 coupled to the carbon layer 14 opposite the
semiconductor layer 12. The carbon layer 14 is operable to reduce the CTE difference between the semiconductor layer 12 and the heat spreader 16 to less than or equal to about 10 ppm/°C. In another aspect, the carbon layer is operable to reduce the CTE difference between the semiconductor layer and the heat spreader to less than or equal to about 5 ppm/°C. Additionally, the carbon layer can be conductive, non-conductive, or semiconductive, depending on the design of the device. It should be noted that in FIG. 1 and all following FIGs., the semiconductor layer 12 can be one or more layers, junctions, structures, and the like.
The carbon layer can be a single carbon layer or multiple carbon layers, and can include other materials or material layers such as, for example, carbide formers. The term "stress regulating interface layer" can be used to describe one or more carbon layers and any associated materials or material layers therewith. For example, in one aspect a stress regulating interface layer can include a carbon layer and a carbide former.
One benefit of the vertical stack design relates to the placement of electrical contacts in association with the semiconductor. As opposed to more traditional designs, electrical contacts in a vertical stack LED are located on opposite sides of the
semiconductor from one another. This allows a linear flow of current from one electrical contact to the other. As is shown in FIG. 2, for example, a vertical stack device 20 can include a semiconductor layer 12, a carbon layer 14 formed on the semiconductor layer, and a heat spreader layer 16 formed on the carbon layer opposite the semiconductor layer. In addition, an electrical contact 18 can be coupled to the semiconductor layer on an opposite side from the heat spreader layer 16. In this case, the carbon layer is conductive to allow the carbon layer and/or the heat spreader layer to act as the other electrical contact. Thus, electrical current flows linearly from one electrical contact to the other. It should be noted that, in some aspects, a second electrical contact in addition to the carbon layer and/or the heat spreader layer can be coupled to the device.
Various additional layers are also contemplated for inclusion in devices according to aspects of the present invention. For example, for many applications, including light- generating devices, it can be beneficial to include a reflective layer positioned to focus and/or direct light. As one example, as is shown in FIG. 3, an LED device 30 can include a reflective layer 32 disposed between the carbon layer 14 and the semiconductor layer 12. Light generated in the semiconductor layer of the vertical stack LED device can be transmitted in multiple directions. One portion of the light can be transmitted forward through the semiconductor layer 12 and out of the device in a direction away from the heat spreader layer 16. Another portion can be transmitted from the semiconductor layer 12 toward the heat spreader layer 16 and the carbon layer 14. Thus the reflective layer 32 can function to reflect at least a portion of this light back through the semiconductor layer and out of the LED, thus increasing the light output of the device. Depending on the optical properties of the particular diamond layer used, the reflective layer can be disposed between the semiconductor layer and the carbon layer as shown, or it can be disposed between the carbon layer and the heat spreader layer (not shown).
In some aspects, it can be beneficial to provide an interlayer between the carbon layer and another layer that the carbon layer is bonded to. For example, a carbide former layer can improve the bonding between a carbon material such as diamond and a variety of other materials. As is shown in FIG. 4, for example, a carbide former layer 42 can be disposed between the carbon layer 14 and the reflective layer 32 in order to improve the coupling of the carbon layer to the reflective layer. In another aspect, as is shown in FIG. 5, a carbide former layer 42 can be disposed between the carbon layer 14 and the heat spreader layer 16 in order to improve the coupling of the heat spreader layer to the carbon layer. A carbide former layer can also be utilized between a carbon layer and a semiconductor layer (not shown).
Additionally, the CTE mismatch can be further moderated by utilizing multiple carbon layers. Furthermore, in some aspects it can be beneficial to alternate additional layers in between multiple carbon layers. For example, in one aspect a stack of multiple carbon layers can include carbide former layers interspersed between the carbon layers. In one specific aspect, a stress regulating interface layer can include multiple carbon layers having titanium layers interspersed therebetween to provide improved CTE matching between the heat spreader and the semiconductor layer. In one specific aspect, a stress regulating interface layer can include alternating layers of DLC and a carbide former such as Ti to improve CTE matching.
In addition to diamond layers, diamond particles 64 can also be utilized to reduce the CTE mismatch between the metal heat spreader and the semiconductor layer. As is shown in FIG. 6, for example, a stress regulated semiconductor device 60 can include a semiconductor layer 12 and a heat spreader layer 62 formed on the semiconductor layer 12. Diamond particles 64 are uniformly disposed within the metal heat spreader layer 62. The presence of the diamond particles can reduce the CTE mismatch between the semiconductor layer and the heat spreader layer. As is shown in FIG. 7, the diamond particles 64 can also be arranged in a monolayer. In one aspect, the diamond particles are operable to reduce the CTE difference between the semiconductor layer and the metal matrix to less than or equal to about 10 ppm/°C. In another aspect, the diamond particles are operable to reduce the CTE difference between the semiconductor layer and the metal matrix to less than or equal to about 5 ppm/°C. It can be beneficial to form the heat spreader layer including the diamond particles on the semiconductor layer during manufacture of the semiconductor device, as opposed to making a diamond
monolayer/metal heat spreader device separately for later attachment, as the soldering step is avoided.
In another aspect of the present invention, a stress regulated semiconductor device can be made according to the following method. As is shown in FIG. 8, a carbon layer 82 is formed on a semiconductor layer 84 having a substrate 86 such as sapphire. In one specific aspect, the semiconductor layer can include GaN. In some aspects, a carbide former layer can be deposited between the carbon layer 82 and the semiconductor layer 84 to improve bonding as has been described (not shown). As is shown in FIG. 9, a heat spreader layer 92 is formed on the carbon layer 82. In some aspects, a carbide former layer can be deposited on the carbon layer 82 to improve bonding with the heat spreader layer 92 as has been described (not shown). Additionally, the heat spreader layer can be thickened to improve the thermal conductivity and/or physical stability of the device. The substrate 86 can be removed as is shown in FIG. 10, and in some aspects, subsequent semiconductive structures can be deposited on the exposed surface of the semiconductor layer 84. The substrate can be removed by a variety of known methods, including laser splitting, mechanical removal, chemical etching, and the like. In some aspects, the exposed surface of the semiconductor layer can be leveled or planarized to improve subsequent deposition thereupon. Note that the device is shown rotated 180° in FIG. 10 for clarity.
In another aspect of the present invention, a method for reducing stress induced defects in a semiconductor device is provided. Such a method can include forming a diamond layer on a semiconductor layer and coupling a heat spreader layer to the diamond layer opposite the semiconductor layer. The diamond layer reduces the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C. In one aspect, the method can additionally include forming a reflective layer between the diamond layer and the semiconductor layer. As has been described, in some aspects a carbide former layer can be formed between the diamond layer and the reflective layer. In other aspects, a carbide former layer can be formed between the diamond layer and the heat spreader layer. In yet another aspect, coupling the heat spreader to the diamond layer includes forming the heat spreader on the diamond layer.
Numerous types of carbon materials are contemplated for use as carbon layers according to aspects of the present invention. Non-limiting examples include amorphous diamond, diamond-like carbon, polycrystalline diamond, crystalline diamond, single crystal diamond, graphite, and the like. In one aspect, the carbon layer can be an amorphous diamond layer. In another aspect, the carbon layer can be a diamond-like carbon layer. It should be noted that any type of carbon layer can be utilized provided the layer can be formed on a semiconductor layer.
In one aspect, improved CTE matching can be achieved by utilizing a stress regulating interface layer having a carbon layer with an amorphous atomic structure. Examples of such amorphous materials can include diamond-like carbon, amorphous diamond, and the like. Without intending to be bound by any scientific theory, amorphous materials such as diamond-like carbon have a high elastic or yield limit due to their non-crystalline structure. Thus when disposed between two rigid structures such as a heat spreader and a semiconductor during heating and cooling, the amorphous structure of materials such as diamond-like carbon can absorb the expansion and contraction differences between these materials as they expand and contract at different rates. The carbon layers according to aspects of the present invention can be of any thickness that would allow thermal cooling and CTE mismatch moderation of a semiconductor device. Thicknesses can vary depending on the application and the semiconductor device configuration. For example, greater cooling requirements may require thicker carbon layers. The thickness may also vary depending on the material used in the carbon layer. In some aspects, particularly those where the thickness of the device is to be minimized, it can be beneficial to utilize a carbon layer that is no thicker than necessary for the application. That being said, in one aspect a carbon layer may be from about 10 microns to about 300 microns thick. In another aspect, a carbon layer may be less than or equal to about 10 microns thick. In yet another aspect, a carbon layer may be from about 50 microns to about 100 microns thick. In a further aspect, a carbon layer may be greater than about 50 microns thick. In yet another aspect, the carbon layer can be from about 1 micron to about 30 microns thick. In a further aspect, the carbon layer can be from about 5 microns to about 30 microns thick. In yet a further aspect, the carbon layer can be less than about 1 micron thick. In one aspect, the carbon layer can be from about 0.1 microns to about 10 microns thick. In another aspect, the carbon layer can be from about 0.5 microns to about 2 microns thick.
In one aspect, the carbon layer can be a diamond material such as, for example, crystalline diamond, amorphous diamond, diamond-like carbon, and the like. Diamond materials have excellent thermal conductivity properties that make them ideal for incorporation into semiconductor devices as has been described herein. The transfer of heat that is present in the semiconductor device can thus be accelerated from the device through a diamond material. It should be noted that the present invention is not limited as to specific theories of heat transmission. As such, in one aspect the accelerated movement of heat from inside the device can be at least partially due to heat movement into and through a diamond layer. Due to the heat conductive properties of diamond, heat can rapidly spread laterally through the diamond layer and to the edges of a
semiconductor device. Heat present around the edges will be more rapidly dissipated into the air or into surrounding structures, such as heat spreaders or device supports.
Additionally, the diamond layer can thermally conduct heat to the metal heat spreader layer that is intimately contacted therewith. Because the thermal conductivity of diamond is greater than the thermal conductivity of a semiconductor layer to which it is thermally coupled, a heat sink is established by the diamond layer. Thus heat that builds up in the semiconductor layer is drawn into the diamond layer and spread laterally to be transferred into the metal heat spreader. Such accelerated heat transfer can result in semiconductor devices with much cooler operational temperatures. Additionally, the acceleration of heat transfer not only cools a semiconductor device, but may also reduce the heat load on many electronic components that are spatially located nearby the semiconductor device.
It should be understood that the following is a very general discussion of diamond deposition techniques that may or may not apply to a particular layer or application, and that such techniques may vary widely between the various aspects of the present invention. Additionally, and as has been noted, other materials such as boron nitride and graphite are included within the present scope. The following deposition techniques should also be applied to those materials where applicable. Generally, diamond layers may be formed by any means known, including various vapor deposition techniques. Any number of known vapor deposition techniques may be used to form these diamond layers. Common vapor deposition techniques include chemical vapor deposition (CVD) and physical vapor deposition (PVD), although any similar method can be used if similar properties and results are obtained. In one aspect, CVD techniques such as hot filament, microwave plasma, oxyacetylene flame, rf-CVD, laser CVD (LCVD), metal-organic CVD (MOCVD), laser ablation, conformal diamond coating processes, and direct current arc techniques may be utilized. Typical CVD techniques use gas reactants to deposit the diamond or diamond-like material in a layer, or film. These gases generally include a small amount (i.e. less than about 5%) of a carbonaceous material, such as methane, diluted in hydrogen. A variety of specific CVD processes, including equipment and conditions, as well as those used for semiconductor layers, are well known to those skilled in the art. In another aspect, PVD techniques such as sputtering, cathodic arc, and thermal evaporation may be utilized. Additionally, molecular beam epitaxy (MBE), atomic layer deposition (ALD), and the like can additionally be used. Further, specific deposition conditions may be used in order to adjust the exact type of material to be deposited, whether DLC, amorphous diamond, or pure diamond.
In some aspects a nucleation enhancer layer or carbide former layer can be formed on the growth surface of a substrate in order to improve the quality and deposition time of the diamond layer. As has been described, the diamond layer can be deposited on various material layers, such as a semiconductor layer or reflective layer. In one aspect, a diamond layer can be formed by depositing applicable nuclei, such as diamond nuclei, on a diamond growth surface of a substrate and then growing the nuclei into a film or layer using a vapor deposition technique. In one aspect of the present invention, a nucleation enhancer layer can be coated upon the substrate to enhance the growth of the diamond layer. Diamond nuclei are then placed upon the nucleation enhancer layer, and the growth of the diamond layer proceeds via CVD.
A variety of suitable materials will be recognized by those in skilled in the art which can serve as a nucleation enhancer. In one aspect of the present invention, the nucleation enhancer may be a material selected from the group consisting of metals, metal alloys, metal compounds, carbides, carbide formers, and mixtures thereof. In another aspect, the nucleation enhancer layer can be a carbide former layer including a carbide former material. Examples of carbide former materials may include, without limitation, tungsten (W), tantalum (Ta), titanium (Ti), zirconium (Zr), chromium (Cr), molybdenum (Mo), silicon (Si), and manganese (Mn). Additionally, examples of carbides include tungsten carbide (WC), silicon carbide (SiC), titanium carbide (TiC), zirconium carbide (ZrC), and mixtures thereof among others. In one specific aspect, the carbide former layer can be Ti. In another specific aspect, the carbide former layer can be Cr. It should be noted that a carbide former layer can be utilized to enhance the deposition of a diamond layer, a carbon layer, a boron nitride layer, or an additional material such as a heat spreader material upon one or more of the aforementioned layers. Additionally, a carbide former layer can be utilized to improve bonding between layers, and many not necessarily involve enhanced nucleation in all cases. In one specific aspect, useful carbide formers can include Ti, W, TiW, Cr, Pt, Zr, V, and the like.
A nucleation enhancer layer or a carbide former layer, when used, is a layer that is thin enough that it does not to adversely affect the thermal transmission properties of the device. In one aspect, the thickness of these layers may be less than about 0.5
micrometers. In another aspect, the thickness may be less than about 10 nanometers. In yet another aspect, the thickness is less than about 5 nanometers. In a further aspect of the invention, the thickness is less than about 3 nanometers.
Diamond materials having higher proportions of sp3 bonds have higher thermal conductivity while moderating CTE mismatch between the heat spreader and the semiconductor layer. Various methods may be employed that can affect the sp3 content of the diamond in the diamond layer that is created by vapor deposition techniques. For example, reducing the methane flow rate and increasing the total gas pressure during the early phase of diamond deposition can decrease the decomposition rate of carbon, and increase the concentration of hydrogen atoms. Thus a significantly higher percentage of the carbon will be deposited in a sp3 bonding configuration, and thus the quality of the diamond nuclei formed can be increased. Additionally, the nucleation rate of diamond particles deposited on a growth surface of the substrate or the nucleation enhancer layer can be increased in order to reduce the amount of interstitial space between growing diamond particles. Examples of ways to increase nucleation rates include, but are not limited to; applying a negative bias in an appropriate amount, often about 100 volts, to the growth surface; polishing the growth surface with a fine diamond paste or powder, which may partially remain on the growth surface; and controlling the composition of the growth surface such as by ion implantation of C, Si, Cr, Mn, Ti, V, Zr, W, Mo, Ta, and the like by PVD or PECVD. PVD processes are typically at lower temperatures than CVD processes and in some cases can be below about 250° C such as about 150° C.
Other methods of increasing diamond nucleation will be readily apparent to those skilled in the art.
In one aspect of the present invention, the carbon layer may be formed as a conformal diamond layer. Conformal diamond coating processes can provide a number of advantages over conventional diamond film processes. Conformal diamond coating can be performed on a wide variety of substrates, including non-planar substrates. A growth surface can be pretreated under diamond growth conditions in the absence of a bias to form a carbon film. The diamond growth conditions can be conditions that are conventional CVD deposition conditions for diamond without an applied bias. As a result, a thin carbon film can be formed which is typically less than about 100 angstroms. The pretreatment step can be performed at almost any growth temperature such as from about 200 °C to about 900 °C, although lower temperatures below about 500 °C may be preferred. Without being bound to any particular theory, the thin carbon film appears to form within a short time, e.g., less than one hour, and is a hydrogen terminated amorphous diamond.
Following formation of the thin carbon film, the growth surface may then be subjected to diamond growth conditions to form a conformal diamond layer. The diamond growth conditions may be those conditions which are commonly used in traditional CVD diamond growth. However, unlike conventional diamond film growth, the diamond film produced using the above pretreatment steps results in a conformal diamond film that typically begins growth substantially over the entire growth surface with substantially no incubation time. In addition, a continuous film, e.g. substantially no grain boundaries, can develop within about 80 nm of growth. Diamond layers having substantially no grain boundaries may move heat more efficiently than those layers having grain boundaries.
Additionally, in some aspects the carbon layer can be a conductive carbon layer such as a diamond layer. Various techniques may be employed to render a diamond layer conductive. Such techniques are known to those of ordinary skill in the art. For example, various impurities may be doped into the crystal lattice of the diamond layer. Such impurities may include elements such as Si, B, P, N, Li, Al, Ga, etc. In one specific aspect, for example, the diamond layer may be doped with B. Impurities may also include metallic particles within the crystal lattice, provided they do not interfere with the function of the device, such as by blocking light emitted from an LED.
Various semiconductor materials are contemplated that can be used in the devices of the present invention. The semiconductor layer may include any material that is suitable for forming electronic devices, semiconductor devices, or the like. Many semiconductors are based on silicon, gallium, indium, and germanium. Suitable materials for the semiconductor layer can include, without limitation, silicon, silicon carbide, silicon germanium, gallium arsenide, gallium nitride, germanium, zinc sulfide, gallium phosphide, gallium antimonide, gallium indium arsenide phosphide, aluminum
phosphide, aluminum arsenide, aluminum gallium arsenide, gallium nitride, boron nitride, aluminum nitride, indium arsenide, indium phosphide, indium antimonide, indium nitride, indium gallium nitride, and composites thereof. In one aspect, however, the
semiconductor layer can include silicon, silicon carbide, gallium arsenide, gallium nitride, gallium phosphide, aluminum nitride, indium nitride, indium gallium nitride, aluminum gallium nitride, or composites of these materials. In one specific aspect, the
semiconductor material includes gallium nitride. In another specific aspect, the semiconductor material includes aluminum nitride. In yet another aspect, the
semiconductor material includes indium nitride. In a further aspect, the semiconductor includes (Al, Ga, In)N.
Additionally, semiconductor materials may be of any structural configuration known, for example, without limitation, cubic (zincblende or sphalerite), wurtzitic, rhombohedral, graphitic, turbostratic, pyrolytic, hexagonal, amorphous, or combinations thereof. As such, the semiconductor layer can be formed by any method known to one of ordinary skill in the art. Various known methods of vapor deposition can be utilized, as has been described. Additionally, surface processing may be performed between any of the deposition steps described in order to provide a smooth surface for subsequent deposition. Such processing may be accomplished by any means known, such as by chemical etching, polishing, buffing, grinding, etc.
Various materials are contemplated for use in the heat spreader layer. Any material that can be utilized in the devices according to aspects of the present invention are considered to be within the present scope. Nonlimiting examples of such materials can include aluminum, copper, tin, tungsten, nickel, titanium, gold, silver, platinum, AI2O3, A1N, S13N4, Si, glass, and combinations and alloys thereof, and the like, including mixtures and alloys thereof. In one aspect, the heat spreader can be a metal heat spreader. In one specific aspect, the heat spreader includes copper. In another aspect, the heat spreader includes diamond particle impregnated nickel. Additionally, the heat spreader materials can be applied to the device using any deposition technique. In one aspect, for example, the layer can be deposited by sputtering.
Following deposition of the heat spreader layer, the thickness of the layer can be increased via a thickening process. Such thickening can increase the thermal conductivity of the device, provide for additional structural support for the semiconductor materials, facilitate device handling and attachment to other substrates, and the like. As one example, a temporary support substrate can be removed from the semiconductor device once the heat spreader layer has been increased to a thickness that is capable of providing adequate support. As such, in one aspect a heat spreader has a minimum thickness for supporting the semiconductor material such that bowing does not occur. Although any method of thickening is contemplated, in one aspect a metal heat spreader can be thickened by further sputtering of the heat spreader material and/or an additional metal material. In another aspect, the metal heat spreader layer can be thickened by
electroplating additional metal material thereupon. The metal material can be the same or different from the metal material originally sputtered onto the device. In some aspects, a monolayer of diamond particles can be disposed on the sputtered metal heat spreader layer. Subsequent electroplating will thicken the metal heat spreader layer, thus incorporating the diamond particles within the metal material. Examples
The following examples illustrate various techniques of making semiconductor devices according to aspects of the present invention. However, it is to be understood that the following are only exemplary or illustrative of the application of the principles of the present invention. Numerous modifications and alternative compositions, methods, and systems can be devised by those skilled in the art without departing from the spirit and scope of the present invention. The appended claims are intended to cover such modifications and arrangements. Thus, while the present invention has been described above with particularity, the following Examples provide further detail in connection with several specific embodiments of the invention.
Example 1
A 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition). Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice. A multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer. The top surface of the p- doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm. The reflective layer is then sputtered with a nucleation enhancing layer of Ti to about 50 nm thick.
Subsequently, amorphous diamond is deposited on the nucleation enhancing layer to a thickness of about 1 μιη by cathodic arc deposition. An additional nucleation enhancing layer of Ti is sputtered on the amorphous diamond layer to a thickness of about 50 nm, followed by sputtering of a Cu metal layer. The device is then removed from the deposition chamber and immersed in an electrolyte solution where the Cu layer is thickened by electroplating. A region of the GaN layer is then laser irradiated to separate the sapphire wafer from the GaN layer. The newly exposed n-doped GaN surface is then sputtered with Au as electrode at one corner. This will form a vertical stack LED with top and bottom electrodes.
Example 2
A 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition). Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice. A multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
The top surface of the p-doped layer is cosputtered with graphite and Ag to form a reflective layer. The graphite acts to reduce the CTE of the reflective layer. In this case, the CTE can be graded by controlling Ag/C ratio. Ag coating is then resumed without graphite. The Ag layer is then thickened by electroplating with Cu or Ag.
Example 3
A 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition). Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice. A multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
The top surface of the p-doped layer is cosputtered with graphite and Ag to form a reflective layer. The graphite acts to reduce the CTE of the reflective layer. In this case, the CTE can be graded by controlling Ag/C ratio. Ag coating is then resumed without graphite. A monolayer of micron diamond particles is spread across the Ag layer, and a Cu layer is electroplated there upon to incorporate the diamond particles. The diamond particle monolayer functions to further reduce the CTE mismatch and increase of thermal conductivity.
Example 4
A 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD (metal organic chemical vapor deposition). Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice. A multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p-doped layer and the n-doped layer.
The top surface of the p-doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm. A Cu metal layer is sputtered onto the Ag layer. A monolayer of micron diamond particles is spread across the sputtered Cu layer, and the Cu layer is thickened by electroplating to incorporate the diamond particles to reduce the CTE mismatch and increase of thermal conductivity.
Example 5
An LED wafer with GaN on sapphire is metalized with a gold layer. An ethanol- diluted wax layer is spread across the top of the gold layer. Diamond particles of about 150 μιη in size are pressed across the layer, and excess diamond particles not adhered to the layer are removed. The wafer is used as a cathode and is immersed in a liquid electrolyte with copper as the anode, and the wafer is electroplated to cover the diamond particles in-situ with copper. The sapphire layer is split by laser irradiation and removed, and the exposed GaN surface is coated with an ITO electrode except for a small area where gold is coated as an anode. The copper layer is used as the cathode. Thus vertical stack LED is made with electrodes on the opposing sides. Example 6
An LED wafer having multiple layers of doped GaN on sapphire is sputtered with a reflector layer of Ag, and then a nucleation enhancer layer of Ti. An electrically conductive amorphous diamond layer is then deposited on the Ti layer by cathodic arc. The amorphous diamond is metalized by sputtering with Cr followed by Cu. The Cu layer is thickened by conventional electroplating, resulting in copper bonded GaN.
Example 7
A 2 inch sapphire wafer is deposited with epitaxial GaN by MOCVD.
Trimethylgallium is used as the Ga source gas and ammonia is added to supply nitrogen atoms. Hydrogen is also added in order to dilute the gas and to gasify Ga or N atoms if they are located in unstable sites on the lattice. A multiple layered semiconductor structure is made by n-doping with Si on the sapphire followed by p-doping with Mg to form a junction. Quantum wells and intrinsic layers can be introduced between the p- doped layer and the n-doped layer. The top surface of the p-doped layer is sputtered with a reflective layer of Ag to a thickness of about 200 nm. The reflective layer is then sputtered with a nucleation enhancing layer of Ti to about 50 nm thick.
Subsequently, amorphous diamond is deposited on the nucleation enhancing layer to a thickness of about 1 μιη by cathodic arc deposition. An additional nucleation enhancing layer of Ti is sputtered on the amorphous diamond layer to a thickness of about 50 nm, followed by sputtering of a Cu metal layer. The device is then removed from the deposition chamber and immersed in an electrolyte solution including Ni and diamond particles for Ni-diamond layer coating by electroplating. The diamond content is about 30Vol%. A region of the GaN layer is then laser irradiated to separate the sapphire wafer from the GaN layer. The newly exposed n-doped GaN surface is then sputtered with Au as electrode at one corner. This will form a vertical stack LED with top and bottom electrodes.
Of course, it is to be understood that the above-described arrangements are only illustrative of the application of the principles of the present invention. Numerous modifications and alternative arrangements may be devised by those skilled in the art without departing from the spirit and scope of the present invention and the appended claims are intended to cover such modifications and arrangements. Thus, while the present invention has been described above with particularity and detail in connection with what is presently deemed to be the most practical and preferred embodiments of the invention, it will be apparent to those of ordinary skill in the art that numerous modifications, including, but not limited to, variations in size, materials, shape, form, function and manner of operation, assembly and use may be made without departing from the principles and concepts set forth herein.

Claims

CLAIMS What is claimed is:
1. A stress regulated semiconductor device, comprising:
a semiconductor layer;
a stress regulating interface layer including a carbon layer bonded to the semiconductor layer by a carbide former; and
a heat spreader coupled to the stress regulating interface layer opposite the semiconductor layer, wherein the stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
2. The device of claim 1, wherein the stress regulating interface layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 5 ppm/°C.
3. The device of claim 1, wherein the semiconductor material includes a member selected from the group consisting of silicon, silicon carbide, silicon germanium, gallium arsenide, gallium nitride, germanium, zinc sulfide, gallium phosphide, gallium antimonide, gallium indium arsenide phosphide, aluminum phosphide, aluminum arsenide, aluminum gallium arsenide, gallium nitride, boron nitride, aluminum nitride, indium arsenide, indium phosphide, indium antimonide, indium nitride, and composites thereof.
4. The device of claim 1, wherein the semiconductor material includes a member selected from the group consisting of gallium nitride, aluminum nitride, indium nitride, and composites thereof.
5. The device of claim 1 , wherein the carbon layer is a member selected from the group consisting of diamond-like carbon, boron-doped diamond, amorphous diamond, crystalline diamond, polycrystalline diamond, graphite, and combinations thereof.
6. The device of claim 5, wherein the carbon layer has an amorphous atomic structure.
7. The device of claim 6, wherein the carbon layer is diamond-like carbon.
8. The device of claim 1, wherein the carbon layer is electrically conductive.
9. The device of claim 1, wherein the heat spreader includes a member selected from the group consisting of aluminum, copper, tin, tungsten, nickel, titanium, gold, silver, platinum, A1203, A1N, Si3N4, Si, glass, and combinations and alloys thereof.
10. The device of claim 1, wherein the heat spreader includes copper.
11. The device of claim 1 , further comprising a reflective layer coupled to the stress regulating interface layer.
12. The device of claim 1, further comprising a carbide former disposed between the stress regulating carbon layer and the heat spreader layer.
13. A stress regulated semiconductor device, comprising:
a semiconductor layer;
a heat spreader formed on the semiconductor layer, the heat spreader including a plurality of diamond particles disposed within a metal matrix, wherein the diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 10 ppm/°C.
14. The device of claim 13, wherein the diamond particles are operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal matrix to less than or equal to about 5 ppm/°C.
15. The device of claim 13, wherein diamond particles are disposed within the metal matrix as a monolayer.
16. The device of claim 13, wherein the diamond particles are dispersed uniformly in the metal matrix at less than or equal to about 60 Vol%.
17. A stress regulated semiconductor device, comprising:
a semiconductor layer; an electrically conductive boron nitride layer formed on the semiconductor layer; and
a heat spreader coupled to the boron nitride layer opposite the semiconductor layer, wherein the boron nitride layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
18. A method for reducing stress induced defects in a semiconductor device, comprising: forming a stress regulating interface layer including a carbon layer on a semiconductor layer; and
coupling a heat spreader layer to the carbon layer opposite the semiconductor layer, wherein the stress regulating interface layer reduces the coefficient of thermal expansion difference between the semiconductor layer and the heat spreader to less than or equal to about 10 ppm/°C.
19. The method of claim 18, further comprising forming a carbide former layer between the carbon layer and the semiconductor layer.
20. The method of claim 18, further comprising forming a carbide former layer between the carbon layer and the heat spreader layer.
21. The method of claim 18, wherein coupling the heat spreader to the carbon layer includes forming the heat spreader on the carbon layer.
22. A stress regulated light-emitting semiconductor device, comprising:
a light-emitting semiconductor material;
a carbon layer formed on the semiconductor material; and
a metal heat spreader coupled to the carbon layer, wherein the carbon layer is operable to reduce the coefficient of thermal expansion difference between the semiconductor layer and the metal heat spreader to less than or equal to about 10 ppm/°C.
23. The device of claim 22, wherein the metal heat spreader is formed on the carbon layer.
PCT/US2011/058487 2010-10-29 2011-10-29 Stress regulated semiconductor and associated methods WO2012058656A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2011800061052A CN102893419A (en) 2010-10-29 2011-10-29 Stress regulated semiconductor and associated methods

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US40844710P 2010-10-29 2010-10-29
US61/408,447 2010-10-29

Publications (2)

Publication Number Publication Date
WO2012058656A2 true WO2012058656A2 (en) 2012-05-03
WO2012058656A3 WO2012058656A3 (en) 2012-07-19

Family

ID=45994843

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2011/058487 WO2012058656A2 (en) 2010-10-29 2011-10-29 Stress regulated semiconductor and associated methods

Country Status (3)

Country Link
CN (1) CN102893419A (en)
TW (1) TW201234685A (en)
WO (1) WO2012058656A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016171627A1 (en) * 2015-04-24 2016-10-27 Wangi Industrial Company (Private) Ltd A substantially transparent coating
US9791272B2 (en) 2013-04-12 2017-10-17 Hexagon Technology Center Gmbh Surveying device
US11948900B2 (en) * 2019-09-02 2024-04-02 Kabushiki Kaisha Toshiba Bonded body, circuit board, and semiconductor device

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201601343A (en) * 2014-06-30 2016-01-01 新世紀光電股份有限公司 Semiconductor structure
TWI703726B (en) 2016-09-19 2020-09-01 新世紀光電股份有限公司 Semiconductor device containing nitrogen
CN108417672B (en) * 2018-02-01 2019-07-19 华灿光电(苏州)有限公司 A kind of LED epitaxial slice and preparation method thereof
CN112086402B (en) * 2019-06-12 2022-12-13 钰桥半导体股份有限公司 Circuit board with bridging piece crossing interface

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060176924A1 (en) * 2005-02-05 2006-08-10 Samsung Electronics Co., Ltd. Semiconductor light emitting device having effective cooling structure and method of manufacturing the same
US20070278496A1 (en) * 2006-06-05 2007-12-06 Yuh-Ren Shieh Light emitting diode
US20080251798A1 (en) * 2007-04-13 2008-10-16 Oki Data Corporation Semiconductor device, LED head and image forming apparatus
US20080296584A1 (en) * 2007-05-30 2008-12-04 Sumitomo Electric Industries, Ltd. III-V Nitride Semiconductor Layer-Bonded Substrate and Semiconductor Device
WO2010092972A1 (en) * 2009-02-13 2010-08-19 電気化学工業株式会社 Composite substrate for led light emitting element, method of production of same, and led light emitting element

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020023733A1 (en) * 1999-12-13 2002-02-28 Hall David R. High-pressure high-temperature polycrystalline diamond heat spreader
US7012011B2 (en) * 2004-06-24 2006-03-14 Intel Corporation Wafer-level diamond spreader
US7498191B2 (en) * 2006-05-22 2009-03-03 Chien-Min Sung Semiconductor-on-diamond devices and associated methods

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060176924A1 (en) * 2005-02-05 2006-08-10 Samsung Electronics Co., Ltd. Semiconductor light emitting device having effective cooling structure and method of manufacturing the same
US20070278496A1 (en) * 2006-06-05 2007-12-06 Yuh-Ren Shieh Light emitting diode
US20080251798A1 (en) * 2007-04-13 2008-10-16 Oki Data Corporation Semiconductor device, LED head and image forming apparatus
US20080296584A1 (en) * 2007-05-30 2008-12-04 Sumitomo Electric Industries, Ltd. III-V Nitride Semiconductor Layer-Bonded Substrate and Semiconductor Device
WO2010092972A1 (en) * 2009-02-13 2010-08-19 電気化学工業株式会社 Composite substrate for led light emitting element, method of production of same, and led light emitting element

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9791272B2 (en) 2013-04-12 2017-10-17 Hexagon Technology Center Gmbh Surveying device
WO2016171627A1 (en) * 2015-04-24 2016-10-27 Wangi Industrial Company (Private) Ltd A substantially transparent coating
US11948900B2 (en) * 2019-09-02 2024-04-02 Kabushiki Kaisha Toshiba Bonded body, circuit board, and semiconductor device

Also Published As

Publication number Publication date
CN102893419A (en) 2013-01-23
WO2012058656A3 (en) 2012-07-19
TW201234685A (en) 2012-08-16

Similar Documents

Publication Publication Date Title
US8183086B2 (en) Diamond GaN devices and associated methods
US8008668B2 (en) Doped diamond LED devices and associated methods
US8236594B2 (en) Semiconductor-on-diamond devices and associated methods
US8753911B2 (en) Diamond LED devices and associated methods
US7498191B2 (en) Semiconductor-on-diamond devices and associated methods
US8778784B2 (en) Stress regulated semiconductor devices and associated methods
WO2012058656A2 (en) Stress regulated semiconductor and associated methods
US20110127562A1 (en) Electronic Substrate Having Low Current Leakage and High Thermal Conductivity and Associated Methods
US7867802B2 (en) Diamond LED devices and associated methods
US20110024767A1 (en) Semiconductor Substrates, Devices and Associated Methods
US7781256B2 (en) Semiconductor-on-diamond devices and associated methods
US20120193642A1 (en) Diamond semiconductor devices and associated methods
TW201133945A (en) Diamond LED devices and associated methods
US7799599B1 (en) Single crystal silicon carbide layers on diamond and associated methods
CN101378099A (en) Light emitting diode and manufacturing method thereof
US9006086B2 (en) Stress regulated semiconductor devices and associated methods
WO2012076927A1 (en) Diamond semiconductor devices and associated methods
US8395318B2 (en) Diamond insulated circuits and associated methods
US20080048192A1 (en) LED devices and associated methods

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201180006105.2

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 11837242

Country of ref document: EP

Kind code of ref document: A2

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 11837242

Country of ref document: EP

Kind code of ref document: A2