US20090028491A1 - Interconnect structure - Google Patents

Interconnect structure Download PDF

Info

Publication number
US20090028491A1
US20090028491A1 US11/828,550 US82855007A US2009028491A1 US 20090028491 A1 US20090028491 A1 US 20090028491A1 US 82855007 A US82855007 A US 82855007A US 2009028491 A1 US2009028491 A1 US 2009028491A1
Authority
US
United States
Prior art keywords
frame
insulative
layer
interconnect structure
web
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/828,550
Inventor
Raymond Albert Fillion
Kevin Matthew Durocher
Richard Joseph Saia
Charles Gerard Woychik
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co filed Critical General Electric Co
Priority to US11/828,550 priority Critical patent/US20090028491A1/en
Assigned to GENERAL ELECTRIC COMPANY reassignment GENERAL ELECTRIC COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DUROCHER, KEVIN MATTHEW, SAIA, RICHARD JOSEPH, FILLION, RAYMOND ALBERT, WOYCHIK, CHARLES GERARD
Priority to TW097142887A priority patent/TWI495075B/en
Publication of US20090028491A1 publication Critical patent/US20090028491A1/en
Priority to US13/136,736 priority patent/US8498131B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49833Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/76Apparatus for connecting with build-up interconnects
    • H01L2224/7615Means for depositing
    • H01L2224/76151Means for direct writing
    • H01L2224/76155Jetting means, e.g. ink jet
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • H01L2224/821Forming a build-up interconnect
    • H01L2224/82101Forming a build-up interconnect by additive methods, e.g. direct writing
    • H01L2224/82102Forming a build-up interconnect by additive methods, e.g. direct writing using jetting, e.g. ink jet
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01077Iridium [Ir]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18162Exposing the passive side of the semiconductor or solid-state body of a chip with build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • the invention includes embodiments that relate to an interconnect structure.
  • the interconnect structure may be electrical or optical.
  • ECBU Embedded Chip Build-Up
  • CFBU Chips First Build-Up
  • bare chips are packaged with perimeter or peripheral I/O pads or with an array of I/O pads distributed over the top surface into a high-density interconnect structure without the need for either solder joints or wirebonds.
  • the ECBU or CFBU process may form a chip carrier that interconnects a complex semiconductor chip to larger contact pads that are compatible with board level assemblies such as printed circuit boards.
  • CFBU carriers having thin profiles e.g. less than 1 millimeter (mm)
  • Flip Chip Build-Up carriers having a profile of 2 mm or more there may be insufficient room to mount necessary discrete decoupling capacitors within the carrier.
  • pin grid array pins have less mechanical strength than ball grid array solder balls.
  • the invention provides an electronic component that includes a frame capable of supporting a web and a logic device secured to the web.
  • the frame supports optical or electronic circuitry, and the supported optical or electronic circuitry communicates with the logic device.
  • the electronic circuitry includes passive electronic components, such as capacitors, inductors, or resistors.
  • the optical circuitry includes beam splitters, mirrors, grates, and the like. The frame can be combined with other elements to form an electronic package.
  • the invention provides an interconnect structure including an insulative web having a first surface and a second surface; a logic device secured to the second surface of the insulative web; a frame panel assembly including a frame base having a first surface and a second surface, a first frame insulative layer disposed between the frame base first surface and the insulative web second surface, an aperture extending through the frame base and first frame insulative layer, wherein at least a portion of the logic device is disposed within the aperture, and a first frame connector disposed between a first electrically conductive layer located on the frame base first surface, and a second electrically conductive layer located on a surface of the first frame insulative layer; a device connector disposed between an I/O contact on a surface of the logic device and a third electrical conductor located on a surface of the insulative web; and an insulative layer connector that is disposed between the third electrical conductor located on a surface of the insulative web and the second electrically conductive layer located on a surface of the first
  • the invention provides an article including an insulative web having a first surface and a second surface; a logic device secured to the second surface of the insulative web; a frame panel assembly including a frame base having a first surface and a second surface, a first frame insulative layer disposed between the frame base first surface and the insulative web second surface, an aperture extending through the frame base and first frame insulative layer, wherein at least a portion of the logic device is disposed within the aperture, and a first frame connector disposed between the frame base and the first frame insulative layer; a device connector disposed between the logic device and the insulative web; and an insulative layer connector that is disposed between the insulative web and the first frame insulative layer.
  • FIG. 1 is a schematic side view of an intermediate article.
  • FIG. 2 is a schematic side view of a frame assembly in accordance with an embodiment of the invention that formed from the intermediate article of FIG. 1 .
  • FIG. 3 is a cross-sectional perspective side view of the frame assembly of FIG. 2 , and a logic device being bonded thereto, according to an embodiment of the invention.
  • FIG. 4 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • FIG. 5 is a schematic side view of an interconnect structure prepared from the interconnect structure of FIG. 4 in accordance with an embodiment of the invention.
  • FIG. 6 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • FIG. 7 is schematic side view of frame assembly having a metallized layer and an insulative layer in accordance with an embodiment of the invention.
  • FIG. 8 is a schematic top view of a plurality of frame assemblies in accordance with an embodiment of the invention.
  • FIG. 9 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • the invention includes embodiments that relate to an interconnect structure.
  • the interconnect structure can have an integrated frame assembly.
  • the interconnect structure can be optical or electrical.
  • a passive component or passive element is a component that consumes (but does not produce) electrical energy, or is a component that is incapable of power gain.
  • a component that is not passive is called an active component.
  • a circuit consisting entirely of passive components is also considered passive (and has the same properties as a passive component).
  • passive components include capacitors, inductors, resistors, transformers, voltage sources, and current sources.
  • Active components may include components with one or more transistors, relays, glow tubes, voltage regulator tubes, tunnel diodes, and similar devices.
  • the term “insulative” refers to electrically insulative, and the term “conductive” refers to electrically conductive, unless context or language indicates otherwise.
  • An “interconnection layer” is an insulative layer having at least one via and at least one circuit or connector thereon.
  • the intermediate structure 2 ( FIG. 1 ) is modified to produce a frame 10 ( FIG. 2 ) according to an embodiment of the invention.
  • the frame includes a frame base 12 having a first surface 14 and a second surface 16 .
  • a first conductive layer 18 is secured to the frame base first surface.
  • a frame adhesive layer 20 secures a first frame insulative layer 22 to the frame base, and overlays at least a portion of the first conductive layer.
  • the frame adhesive layer is not shown in some figures for clarity.
  • the first frame insulative layer has a first, outward-facing surface 24 and a second, inward-facing surface 26 .
  • a second electrically conductive layer 28 is located on the first surface of the first frame insulative layer.
  • a via 30 is formed that extend through the frame adhesive layer and the first frame insulative layer.
  • the via is filled with electrically conductive material to form a first frame connector 32 .
  • the first frame connector allows communication through the frame adhesive layer and the first frame insulative layer to the first conductive layer located on the frame base first surface.
  • a conductive trace or contact 34 is formed on the first frame insulative layer outward-facing surface.
  • the frame base has an inner surface 35 that defines a frame aperture 36 , which extends through the frame base.
  • FIG. 3 is a cross-sectional perspective view of a frame assembly 37 that includes the frame of FIG. 2 (not to scale) and an insulative web 38 secured to the frame by an insulative adhesive layer 39 .
  • the insulative web extends across and closes an otherwise open end of the frame aperture to form a nest or recess.
  • a logic device 40 is shown being mounted to the insulative web in the frame aperture spaced from the inward facing surface of the frame base.
  • the logic device has a first surface 42 and a second surface 44 .
  • the first surface of the logic device includes an I/O contact 46 .
  • the logic device I/O contact electrically mates to a corresponding bond pad (not shown), or the like, on an inward facing surface of the insulative web, or on an inward facing surface of the insulative web adhesive layer if such extends over the inward facing surface of the insulative web.
  • a trench or gap 48 is defined by a surface of the logic device and the inward facing surface of the frame base.
  • Reference number 49 indicates an outward facing surface of the insulative web.
  • the illustrated frame includes the frame base, the frame insulative layer, and the frame adhesive layer that bonds them together.
  • Metallization layers, circuitry and passives may be included on and/or embedded in any of the foregoing, depending the embodiment.
  • the frame base may be formed from a material selected from metal, ceramic, or a polymeric material.
  • Suitable polymeric materials may include a polyimide, a ROMP-capable monomer, or an epoxy.
  • the polymeric material may include reinforcing filler.
  • Such filler may include fibers or small inorganic particles.
  • Suitable fibers may be glass fibers or carbon fibers.
  • Suitable particles may include silica, silicon carbide, boron nitride, aluminum oxide, or aluminum nitride.
  • the frame base may be a molded or cast structure. Suitable molding techniques may include resin injection molding, bulk molding, and the like.
  • the frame base includes a material selected for a particular design based on the desired coefficient of thermal expansion, rigidity, or other desired mechanical, electrical, and thermal properties. If the frame base is electrically conductive, a dielectric or electrically insulating overcoating may be applied to the surface of the frame base.
  • Suitable electrically conductive frame material may be metal. Suitable metals for use as the frame base may be selected from aluminum, nickel, titanium, iron, copper, or tin. Alternatively, the metal may be an alloy or metal composite. Suitable alloys and composites may include, for example, stainless steel or Cu:Invar:Cu.
  • Suitable electrically insulative overcoat material may be a ceramic material, polymeric material, or enamel.
  • the overcoat material may be selected based on thermal coefficient of expansion matching, dielectric properties of the overcoat, adhesion, and other properties of the materials used relative to each other.
  • the electrically insulative overcoat material may insulate the conductive traces and electronic devices supported on the frame base.
  • the material of the frame base and of the insulative layers should be selected to avoid warping the frame base during use.
  • the frame base material should be selected so that the Coefficient of Thermal Expansion (CTE) should about match the CTE one or more components with which the structure will be assembled.
  • Semiconductor carriers may secure to an organic printed circuit board. Such a printed circuit board may have a CTE in a range of from about 15 ppm/° C. to about 20 ppm/° C. If the insulative layers have a CTE higher than the circuit board CTD, then the frame base may warp to become concave. If the insulative layer CTE is lower the frame base may warp to become convex.
  • Selecting a frame base to have a relatively increased Young's Modulus may reduce the chance of warping, although the stress and strain on the frame base may be relatively high.
  • selecting the insulative layers to lower their Young's Modulus and/or shrinkage of the insulative layers during curing may reduce the chance of warping and the stress or strain on the frame base.
  • the frame base and thus the frame, has an inward facing surface that defines the opening or aperture. Milling, mechanical stamping, laser cutting, water jetting, wet etching, laser ablation, die punching, or dry etching may form the aperture in the frame base.
  • the logic device can be supported on an insulative web within the aperture (further details are provided hereinbelow).
  • the aperture may be formed before or after the addition of the frame insulative layer, the frame adhesive layer, the first conductive layer, and other components.
  • the first electrically conductive layer may be a metallization plane disposed over at least a portion of the frame base first surface, and optionally on at least selected portions of the frame base second surface.
  • the first electrically conductive layer is a continuous metal plane that can function as a reference plane.
  • the reference plane may be a ground plane or a power plane.
  • the first electrically conductive layer may be a segmented metal plane.
  • Metallization on the first surface of the frame insulative layer may be used as a signal routing layer, while metallization on the first surface of the frame base may be used as a ground reference plane.
  • Metallization on the first surface of the insulative web may be used either as a second signal routing layer or as a second reference plane such as one used for a voltage plane.
  • Both the ground reference on the frame insulative layer and the reference voltage plane on the insulative web can be used as one solid voltage plane or as a plane with multiple, isolated reference planes as may be required for high performance logic devices.
  • Many other configurations of signal layers, voltage reference layer and layers containing both signal routing and reference planes can be constructed as required by specific circuit requirements.
  • Suitable materials for use forming the conductive layer may include one or more of Al, Ag, Au, Cu, Ni, Pb, Sn, and Ti.
  • the conductive layer may be applied to the surfaces of the frame base, the frame insulative layer, and/or the insulative web by electroplating, sputtering, or electroless plating.
  • the conductive layer may be elemental metal formed by the decomposition of organic metal precursors.
  • the frame base may have a tie layer to improve adhesion with the conductive layer. Suitable materials for use as a tie layer may include polyimide, epoxy, and silicone.
  • the frame adhesive layer may be applied to the second surface of the first frame insulative layer, to the surface of the frame base, or as a sandwich laminate.
  • the application method may include spin coating, spray coating, roller coating, meniscus coating, pattern print depositing, jetting, or by another dispensing method.
  • the frame insulative layer is positioned over and contacted to the frame base first surface after the frame adhesive is applied to the first frame insulative layer.
  • the frame adhesive layer may be fully cured to bond the first frame insulative layer to the frame base first surface.
  • a suitable material for use in the adhesive layer may include a thermoset adhesive or a radiation-cured adhesive. Other suitable adhesives may include a thermoplastic adhesive, water cure adhesive, air cure adhesives.
  • the adhesive layer may be cured thermally or by a combination of heat and radiation. If thermally curable, a suitable cure temperature may be in the about 100 degree Celsius to about 200 degree Celsius range. If radiation curable, suitable radiation may include ultraviolet (UV) light, electron beam, and/or microwave radiation.
  • thermoset polymers may include an epoxy, silicone, acrylate, urethane, polyetherimide, or polyimide, or a blend of two or more thereof.
  • Suitable commercially available polyimides may include CIBA GEIGY 412 (manufactured by Ciba Geigy), AMOCO AI-10 (manufactured by Amoco Chemicals Corporation) and PYRE-MI (manufactured by E.I. du Pont de Nemours & Co.).
  • the CIBA GEIGY 412 has a T g of about 360 degrees Celsius.
  • Suitable methods for applying an adhesive layer to an insulative layer (or web) include spray coating, spin coating, roll coating, meniscus coating, dip coating, transfer coating, jetting, drop dispensing, pattern print depositing, stenciling, and dry film laminating.
  • the adhesive layer may have a thickness of greater than about 5 micrometers. In one embodiment, the adhesive layer may have a thickness in a range of from about 5 micrometers to about 10 micrometers, from about 10 micrometers to about 20 micrometers, from about 20 micrometers to about 30 micrometers, from about 30 micrometers to about 40 micrometers, from about 40 micrometers to about 50 micrometers, or greater than about 50 micrometers.
  • the adhesive layer may be a prefabricated self-adhesive film that may be applied to a surface of the additional insulative layer.
  • mixed adhesive materials are used—such as a pressure sensitive adhesive in a few tack spots to hold the layer in place while a thermoset adhesive cures to a b-stage.
  • the frame insulative layer may be an organic dielectric film or support web.
  • a film or web is a flexible sheet that is not self-supporting.
  • a film has a thickness of less than 0.2 millimeters.
  • the film may be continuous in some embodiments, and discontinuous in other embodiments.
  • the film may be reinforced with, for example, fibrous material.
  • the film may include a plurality of sub-layers, and the sub-layers may have compositions and properties that differ from each other. For example, one sub-layer may provide dimensional stability, and another may provide electrostatic discharge, thermal conduction, or high dielectric properties.
  • Suitable material for use as the frame insulative layer may include one or more of polyimide, polyetherimide, benzocyclobutene (BCB), liquid crystal polymer, bismaleimide-triazine resin (BT resin), epoxy, or silicone.
  • Suitable commercially available materials for use in the frame insulative layer may include KAPTON H polyimide or KAPTON E polyimide (manufactured by E.I. du Pont de Nemours & Co.), APICAL AV polyimide (manufactured by Kanegafugi Chemical Industry Company), UPILEX polyimide (manufactured by UBE Industries, Ltd.), and ULTEM polyetherimide (manufactured by General Electric Company).
  • the frame insulative layer is fully cured as KAPTON H polyimide.
  • the laminated frame insulative structure described above can be substituted with a single dielectric deposition such as a thermoset or thermoplastic polymer coating or a self-bonding frame insulative layer.
  • the thermoplastic polymer could be a polyetherimide resin such as ULTEM 1000 or ULTEM 6000 available from GE Plastics, a polyether ether ketone such as PEEK available from Victrex, a polyether sulfone such as VITREX available from ICI Americas, a polyether sulfone such as XU 218 available from Ciba Giegy, or UDEL 1700 polysulfone available from Union Carbide.
  • the thermoplastic or thermoset polymer may be applied by spray coating, spin coating, roll coating, or by dry film laminating.
  • Suitable conductors include optical and electrical conductors, and may be located on the frame insulative layer. Suitable electrical conductors may include pads, pins, bumps, and solder balls.
  • the connector between the frame base and the first frame insulative layer may be a structure selected based on application specific parameters. For example, apertures, holes, or vias extend from the first surface of the first frame insulative layer, through the frame adhesive layer, to the first electrically conductive layer disposed on the frame base first surface. The vias expose areas of metal on the frame base first surface. In one embodiment, the vias may be sized so that they are micro-vias. Laser ablating, wet chemical etching, plasma etching, reactive ion etching, or photolithography may form the vias. Other suitable via formation may be had, in whole or in part, by using mechanical drilling or punching.
  • the electrically conductive material filled into the vias may be metal, an inherently electrically conductive polymer, a polymer or ceramic filled with electrically conductive filler, or a metal. If the electrically conductive material is a, suitable metal may include one or more of Ag, Au, Al, Cu, Ni, Sn, and Ti. If the electrically conductive material is an inherently electrically conductive polymer, may be used in an unfilled state to, for example, achieve a determined viscosity and/or have a determined wetting ability or deaerating ability. The inherently electrically conductive polymer may be deposited by jetting or by screening.
  • Suitable electrically conductive filled materials may include an epoxy, polysulfone, or polyurethane that is filled with, for example, conductive metal particles. Such metal particles may include silver and gold. Other suitable metal particles may include one or more of Al, Cu, Ni, Sn, and Ti.
  • inherently conductive polymers may be used. Suitable conductive polymers include polyacetylene, polypyrrole, polythiophene, polyaniline, polyfluorene, poly 3-hexylthiophene, polynaphthalene, poly p-phenylene sulfide, and poly para-phenylene vinylene. Naturally, the inherently conductive polymer may be filled with an electrically conductive filler to further enhance the electrical conductivity.
  • the conductive material may be deposited by methods including one or more of sputtering, evaporating, electroplating, or electroless plating. Suitable metals may include one or more of Al, Ag, Au, Cu, Ni, Pb, Sn and Ti. In one embodiment, both the first surface of the first frame insulative layer and the exposed surface of the vias extending to the electrical conductor on the frame base are metallized. The metallization may use a combined sputter plate and electroplate sequence.
  • the frame insulative layer may be placed in a vacuum sputter system with the first surface of the frame insulative layer and the vias exposed to the sputter system.
  • a backsputter step sputter-etches the exposed electrical conductor on the frame base to remove residual adhesive material and native metal oxide. Further, a backsputter step etches into the frame insulative layer surface. The sputter etch of the metal electrical conductor located on the frame base first surface reduces contact resistance of the subsequent metallization steps while the etching of the frame insulative layer may increase the metal adhesion to the first surface of the frame insulative layer.
  • Metal deposited on the frame insulative layer first surface can be patterned by using subtractive or by using semi-additive techniques to form metallized vias, pads and signal routing traces.
  • a seed layer having a thickness of about 0.1 micrometers to about 2.0 micrometers may be applied to the entire frame insulative first surface using a metallization process such as those mentioned above. Areas on the first surface of the frame insulative layer that are desired to retain metal such as interconnect traces, I/O contacts, and vias are left uncovered with the photoresist (not shown), while areas of the frame insulative layer surface that are desired to have the metal removed are left covered.
  • the exposed metallized areas of the first surface of the frame insulative layer, including the via sidewalls, are then electroplated to a thickness that is in a range of from about 1 micrometers to about 20 micrometers.
  • the remaining photoresist material may be removed. The removal reveals the metallized regions on the first surface of the frame insulative layer where the seed metal was not plated-up.
  • Multiple standard wet metal etch baths may remove the exposed seed metal to leave the desired metallization pattern.
  • the metallized surfaces of the frame insulative layer, including the via sidewalls, are electroplated with metal to form a layer with a thickness in a range of from about 2 micrometers to about 20 micrometers.
  • a photomask material (not shown) may be disposed over the first surface of the frame insulative layer and photo-patterned to expose selected regions of the surface. Areas on the first surface of the frame insulative layer that are desired to retain metal such as interconnect traces, I/O contacts and vias are left covered with the photoresist, and areas of the frame insulative surface that are intended to have the metal removed are exposed and not covered.
  • Multiple wet metal etch baths remove plated up and sputtered metal in the exposed frame insulative layer surface regions, while the remaining areas are protected from the wet etchants by the masking material. Following completion of the etching step, the remaining photoresist material may be removed. Removing the photoresist material reveals the desired metallization pattern.
  • the insulative web secures to the frame insulative layer by the insulative web adhesive layer.
  • the insulative web adhesive layer may have a thickness that is greater than about 5 micrometers. In one embodiment, the adhesive layer may have a thickness in a range of from about 5 micrometers to about 10 micrometers, from about 10 micrometers to about 20 micrometers, from about 20 micrometers to about 30 micrometers, from about 30 micrometers to about 40 micrometers, from about 40 micrometers to about 50 micrometers, or greater than about 50 micrometers.
  • the insulative web adhesive layer may be applied to the second surface of the insulative web by spin coating, spray coating, roller coating, meniscus coating, pattern print depositing, or jetting.
  • the adhesive may be applied by dry film lamination. Suitable adhesives include those described hereinabove.
  • I/O contacts on the logic device communicate with corresponding contacts on the insulative web (see FIG. 4 ).
  • Examples of I/O contacts that may be located on the logic device include pads, pins, solder bumps, and solder balls. In the illustrated embodiment, the I/O contacts are I/O pads.
  • Other suitable logic devices may be a packaged or unpackaged semiconductor chip such as a microprocessor, a microcontroller, a video processor, or an ASIC (Application Specific Integrated Circuit); a discrete passive; or a BGA carrier.
  • the electronic device may be a semiconductor silicon chip with an array of I/O contact pads disposed on its first surface.
  • the frame panel assembly can be prepared with a plurality of apertures. If the apertures are formed in the frame base prior to the application of the frame insulative layer, the areas of the frame insulative layer overlaying the apertures in the frame base may be removed. Removal may be by laser ablation, water jetting, or by mechanical means.
  • the insulative web (and insulative web adhesive layer, as needed) is processed to provide apertures or vias therethrough. Vias are formed in the apertures to provide circuitry and electrical contacts. Particularly, one contact 50 communicates with a contact through the frame insulative layer to the first frame conductive layer, another contact 51 communicates to the metallization or circuitry on the frame first insulative layer, another contact 52 communicates with both the first frame conductive layer, and with another contact 53 that communicates with an I/O contact on the logic device. Yet another contact 54 communicates directly with an I/O contact on the circuit device, but not with the first frame conductive layer.
  • one via 55 extends though both the insulative web and the first frame insulative layer (and corresponding adhesive layers), and a contact 56 communicates directly with the first frame conductive layer.
  • Other permutations, circuits and builds are contemplated and are possible, but are not shown.
  • An outward facing surface 57 of the insulative web has contacts and circuitry exposed thereon.
  • the first surface of the logic device contacts the adhesive coated second surface of the insulative web.
  • the insulative web is contacted directly if no adhesive is present.
  • At least a portion of the logic device may be disposed within the frame aperture in the frame panel assembly. The adhesive bonds the insulative web to the frame, and bonds the logic device to the insulative web.
  • Some contacts are disposed on the first surface of the logic device and may be referred to as a device connector.
  • the device connector may communicate through conductive material in one or more vias that each extends from the first surface of the insulative web to an I/O contact disposed on the first surface of the logic device.
  • a frame insulative layer connector may be secured to the frame insulative layer
  • a frame base connector may be secured to the frame base
  • an insulative web connector may be secured to an insulative web.
  • Conductive material may be disposed within a via to bridge or route through the supporting layer, as needed.
  • connectors in the interconnect structure and assembly may be formed in a manner similar to the formation process of the first frame connector and insulative layer connector.
  • the first surface of the insulative web may be metallized using the metallization and patterning steps described above for the frame insulative layer.
  • Logic devices may include microprocessors, video processors and ASICs (Application Specific Integrated Circuits). Some logic devices may require an additional interconnection layer to fully route out all of the required chip I/O contacts. For these electronic devices, one or more additional interconnect layers may be formed over the frame and/or the insulative web. For more simple logic devices with less routing complexity, only one interconnect layer may be required.
  • the inner surface of the frame aperture and the outer edge of the logic device disposed within the frame aperture define the gap or moat.
  • This gap either may be left unfilled or may be filled with encapsulation material.
  • Encapsulation material 60 surrounds the logic device in the gap.
  • the gap between the inner edges of the frame panel aperture and the outer edge of the logic device may be filled with encapsulation material.
  • the game may be partially filled.
  • the height of the fill may be in a range of from about 1 percent to about 50 percent, from about 50 percent to about 100 percent, or may flow over the logic device, based on the height of the logic device relative to the insulative web surface.
  • the gap volume may be in a range of from about 10 percent full to about 30 percent full, from about 30 percent full to about 50 percent full, from about 50 percent full to about 80 percent full, or from about 80 percent full to about 95 percent full.
  • Suitable encapsulation materials may include thermoplastics and/or thermoset polymers. Suitable aliphatic and aromatic polymers may include polyamides, polyacrylates, polyurethanes, polypropylene, polysulfone, polytetrafluoroethylenes, epoxies, benzocyclobutene (BCB), polyimides, polyetherimides, polycarbonates, silicones, or a blend of two or more thereof. Other suitable encapsulant materials may include room temperature vulcanizable material. In one embodiment, the encapsulation material may be a thermoset polymer due to the relatively low cure temperatures available. The encapsulation material may include a filler material.
  • the type, size, and amount of the filler material may be used to tailor various molding material properties, such as thermal conductivity, thermal coefficient-of-expansion, viscosity, swim resistance, shrinkage, out gassing, and moisture uptake.
  • these materials may include particles, fibers, screens, mats, or plates of inorganic particles.
  • Suitable filler materials may be formed from glass, ceramic, or metal. Some examples of filler material include silica, SiC, Al 2 O 3 , BN, and AlN. Other suitable filler may include forms of carbon. In one embodiment, the filler material is thermally conductive and electrically insulative. Additives may be added to affect encapsulant properties. Some additives may increase the glass transition temperature, the flexibility, the tensile strength, the flowability, or the oxidation resistance. Other affected properties may include thermal conductivity, thermal coefficient-of-expansion, viscosity, swim resistance, shrinkage, and moisture uptake. The encapsulation material may be cured.
  • the adhesive layer may be radiation cured. Suitable radiation may include IR (heat), UV light, e-beam, and/or microwaves.
  • additional interconnection layers are formed by securing a second insulative web 62 to the outward facing surface of the first interconnect layer 57 using a second insulative web adhesive layer 63 .
  • An outer surface 64 of the second insulative web supports contacts that communicate with, for example, the first conductive layer, the second conductive layer, the logic device I/O contacts, and other circuitry (not shown). The communication may be direct using vias that extend through to the appropriate conductive layer, or may be indirect by using a connector that communicates with the appropriate conductive layer.
  • the interconnect structure 66 can be prepared with an encapsulation layer, further interconnection layers, pins, solder balls, and the like.
  • the second surface of the second insulative web may be placed in contact with the outward facing surface (non-component side) of the first insulative web.
  • the adhesive layer may be cured to bond the second insulative web to the first insulative web.
  • the second insulative layer may be laminated over the first surface of the insulative web using a heated vacuum lamination system.
  • the device connectors may communicate through the second insulative layer to an I/O contact disposed on the outward facing surface of the second insulative web.
  • the outward facing surface of the second insulative web may be metallized to form a corresponding conductive layer.
  • Metallized areas can be used for I/O pads and/or a reference plane and/or additional signal routing traces.
  • the process can be additive, or subtractive.
  • An additional connector may be formed between at least one electrical conductor on the first surface of the second insulative layer and a conductive layer, or circuit, on the frame base or frame insulative layer.
  • a multi-layer deep via may be formed that extends from the first surface of the second insulative web to the first surface of the frame insulative layer.
  • a plurality of additional interconnect layers may be formed in a similar manner.
  • the process of insulative layer coating, via formation, metallization and photo patterning can be repeated to add additional reference planes or interconnect layers.
  • a dielectric or solder masking material may be used to passivate metal traces and to define contact pads used for assembly or package I/O contacts.
  • the package I/O contacts may have additional metal depositions applied to the exposed contact pads to provide more robust I/O contacts. Suitable additional metal depositions may include an alloy, such as Ti:Ni:Au. The additional metal depositions may be applied by electroless plating.
  • the I/O contact pads can have pins, solder spheres, or leads attached to them, or the I/O contact pads can create a pad array.
  • interconnect structure 67 is similar to the interconnect structure shown in FIG. 5 , further including an array of pins 68 , a passivation layer 69 and a passive element 70 located in a second frame aperture defined by inner walls 59 .
  • the second aperture can be opened through the frame base when the aperture 36 is opened.
  • One or more passive connectors 72 connect through vias 73 , circuits or the first conductive layer to the passive element.
  • One of the pins of the illustrated array communicates with one of the logic device I/O contacts, and the other illustrated pin of the array communicates with the other logic device I/O contact.
  • an array of solder balls, solder bumps, electrically conductive polymer bumps, contact pads, leads, or optical I/O connects are used in place of the pins.
  • the passive connector allows communication from an I/O contact on the passive device to a conductor located on the insulative web.
  • the passive connector may include one or more vias that each extend from the first surface of the insulative web to an I/O contact disposed on the surface of the passive device.
  • Electrically conductive material may be disposed within at least a portion of the via, and the electrically conducting material extends through the via to the I/O contact located on the passive device.
  • FIG. 7 is a schematic diagram that illustrates a structure 100 in which a thin frame insulative layer 110 and an electrically conductive layer 112 are deposited on the first conductive layer 18 located on the frame base surface. Portions of the frame insulative layer and the conductive layer are removed to form a distributed passive element.
  • An example of a distributed passive element is a decoupling capacitor.
  • the thin frame insulative layer may be formed from an organic dielectric material.
  • a suitable organic dielectric material may include a polyimide or diamond like carbon.
  • the layer may be deposited by spin coating (polyimide) or deposited by evaporation (DLC).
  • the thin frame insulative layer may be formed from an inorganic dielectric material. Suitable inorganic dielectric material may include SrTiO 3 , PZT, BST, TaO 2 , or BaTiO 3 .
  • the layer may be formed by chemical solution deposition, by metal oxide deposition, or formed by hydrothermal synthesis.
  • the conductive layer may be patterned to expose selected areas of the thin, electrically resistive dielectric layer on the frame insulative layer.
  • the electrically conductive layer, the thin resistive dielectric layer and thin frame insulative layer may be separately patterned to expose selected areas of the thin resistive dielectric layer, the thin frame insulative layer and the first frame electrical conductor creating patterned passive elements.
  • patterned passive elements may include resistors, capacitors, inductors, and conductor elements.
  • a frame panel assembly 120 may include multiple interconnect structures 66 , each having a plurality of through-holes 122 sized and shaped to receive array pins during fabrication.
  • the frame surface may be patterned to form regions without conductive material through which the through-hole may be formed ( FIG. 9 ).
  • a suitable through-hole formation process may include mechanical drilling, punching, laser ablating, or water jetting.
  • the through-holes may be metal plated 126 to better receive the array pins.
  • the pins can be mechanically and electrically connected to the patterned metal on the insulative layer(s) with solder or electrically conductive adhesive.
  • the logic device may be an optical device.
  • some or all of the connectors and conductors described herein may be optically transmissive rather than electrically transmissive.
  • a suitable optical connector and/or conductor may include an optical fiber and/or a waveguide.
  • compositions, structures, systems, and methods having elements corresponding to the elements of the invention recited in the claims are examples of compositions, structures, systems, and methods having elements corresponding to the elements of the invention recited in the claims.
  • This written description may enable those of ordinary skill in the art to make and use embodiments having alternative elements that likewise correspond to the elements of the invention recited in the claims.
  • the scope of the invention thus includes compositions, structures, systems, and methods that do not differ from the literal language of the claims, and further includes other structures, systems, and methods with insubstantial differences from the literal language of the claims. While only certain features and embodiments have been illustrated and described herein, many modifications and changes may occur to one of ordinary skill in the relevant art. The appended claims cover all such modifications and changes.

Abstract

An interconnect structure includes an insulative web having a first surface and a second surface; a logic device secured to the second surface of the insulative web; a frame panel assembly including a frame base having a first surface and a second surface, a first frame insulative layer disposed between the frame base first surface and the insulative web second surface, an aperture extending through the frame base and first frame insulative layer, wherein at least a portion of the logic device is disposed within the aperture, and a first frame connector disposed between a first electrically conductive layer located on the frame base first surface, and a second electrically conductive layer located on a surface of the first frame insulative layer; a device connector disposed between an I/O contact on a surface of the logic device and a third electrical conductor located on a surface of the insulative web; and an insulative layer connector that is disposed between the third electrical conductor located on a surface of the insulative web and the second electrically conductive layer located on a surface of the first frame insulative layer.

Description

    TECHNICAL FIELD
  • The invention includes embodiments that relate to an interconnect structure. The interconnect structure may be electrical or optical.
  • DISCUSSION OF ART
  • In a current embedded chip process, referred to as Embedded Chip Build-Up (ECBU) or Chips First Build-Up (CFBU) technology, bare chips are packaged with perimeter or peripheral I/O pads or with an array of I/O pads distributed over the top surface into a high-density interconnect structure without the need for either solder joints or wirebonds. The ECBU or CFBU process may form a chip carrier that interconnects a complex semiconductor chip to larger contact pads that are compatible with board level assemblies such as printed circuit boards.
  • Semiconductor devices are being produced with increasing I/O counts (4000 to 8000 or more). As the CFBU technology is applied to these increasingly complex semiconductor devices, the correspondingly increased routing requirements of the chips forces the use of additional routing layers and/or thinner conductor lines and spaces between the lines. Both adding more routing layers with the same feature size and going to smaller features to route out more lines may increase yield loss. Because the CFBU technology does not form interconnect layers, or the lines, spaces and layer-to-layer vias associated with those interconnect layers, until after the chip is committed to the carrier, any increase in yield loss increases the number of costly chips put at risk of being scrapped. Additionally, decoupling capacitors need to be proximate to a fast switching processor to be suitably effective. In CFBU carriers having thin profiles, e.g. less than 1 millimeter (mm), versus the industry standard Flip Chip Build-Up carriers having a profile of 2 mm or more, there may be insufficient room to mount necessary discrete decoupling capacitors within the carrier. And, pin grid array pins have less mechanical strength than ball grid array solder balls.
  • BRIEF DESCRIPTION
  • In one embodiment, the invention provides an electronic component that includes a frame capable of supporting a web and a logic device secured to the web. The frame supports optical or electronic circuitry, and the supported optical or electronic circuitry communicates with the logic device.
  • In one aspect, the electronic circuitry includes passive electronic components, such as capacitors, inductors, or resistors. In another aspect, the optical circuitry includes beam splitters, mirrors, grates, and the like. The frame can be combined with other elements to form an electronic package.
  • In one embodiment, the invention provides an interconnect structure including an insulative web having a first surface and a second surface; a logic device secured to the second surface of the insulative web; a frame panel assembly including a frame base having a first surface and a second surface, a first frame insulative layer disposed between the frame base first surface and the insulative web second surface, an aperture extending through the frame base and first frame insulative layer, wherein at least a portion of the logic device is disposed within the aperture, and a first frame connector disposed between a first electrically conductive layer located on the frame base first surface, and a second electrically conductive layer located on a surface of the first frame insulative layer; a device connector disposed between an I/O contact on a surface of the logic device and a third electrical conductor located on a surface of the insulative web; and an insulative layer connector that is disposed between the third electrical conductor located on a surface of the insulative web and the second electrically conductive layer located on a surface of the first frame insulative layer.
  • In another embodiment, the invention provides an article including an insulative web having a first surface and a second surface; a logic device secured to the second surface of the insulative web; a frame panel assembly including a frame base having a first surface and a second surface, a first frame insulative layer disposed between the frame base first surface and the insulative web second surface, an aperture extending through the frame base and first frame insulative layer, wherein at least a portion of the logic device is disposed within the aperture, and a first frame connector disposed between the frame base and the first frame insulative layer; a device connector disposed between the logic device and the insulative web; and an insulative layer connector that is disposed between the insulative web and the first frame insulative layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic side view of an intermediate article.
  • FIG. 2 is a schematic side view of a frame assembly in accordance with an embodiment of the invention that formed from the intermediate article of FIG. 1.
  • FIG. 3 is a cross-sectional perspective side view of the frame assembly of FIG. 2, and a logic device being bonded thereto, according to an embodiment of the invention.
  • FIG. 4 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • FIG. 5 is a schematic side view of an interconnect structure prepared from the interconnect structure of FIG. 4 in accordance with an embodiment of the invention.
  • FIG. 6 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • FIG. 7 is schematic side view of frame assembly having a metallized layer and an insulative layer in accordance with an embodiment of the invention.
  • FIG. 8 is a schematic top view of a plurality of frame assemblies in accordance with an embodiment of the invention.
  • FIG. 9 is a schematic side view of an interconnect structure in accordance with an embodiment of the invention.
  • DETAILED DESCRIPTION
  • The invention includes embodiments that relate to an interconnect structure. The interconnect structure can have an integrated frame assembly. The interconnect structure can be optical or electrical.
  • As used herein, a passive component or passive element is a component that consumes (but does not produce) electrical energy, or is a component that is incapable of power gain. A component that is not passive is called an active component. A circuit consisting entirely of passive components is also considered passive (and has the same properties as a passive component). Under this definition, passive components include capacitors, inductors, resistors, transformers, voltage sources, and current sources. Active components may include components with one or more transistors, relays, glow tubes, voltage regulator tubes, tunnel diodes, and similar devices. The term “insulative” refers to electrically insulative, and the term “conductive” refers to electrically conductive, unless context or language indicates otherwise. An “interconnection layer” is an insulative layer having at least one via and at least one circuit or connector thereon.
  • Referring to FIGS. 1 and 2, an interconnect intermediate structure 2 is shown. The intermediate structure 2 (FIG. 1) is modified to produce a frame 10 (FIG. 2) according to an embodiment of the invention. The frame includes a frame base 12 having a first surface 14 and a second surface 16. A first conductive layer 18 is secured to the frame base first surface. A frame adhesive layer 20 secures a first frame insulative layer 22 to the frame base, and overlays at least a portion of the first conductive layer. The frame adhesive layer is not shown in some figures for clarity. The first frame insulative layer has a first, outward-facing surface 24 and a second, inward-facing surface 26. A second electrically conductive layer 28 is located on the first surface of the first frame insulative layer.
  • Referring to FIG. 2, a via 30 is formed that extend through the frame adhesive layer and the first frame insulative layer. The via is filled with electrically conductive material to form a first frame connector 32. The first frame connector allows communication through the frame adhesive layer and the first frame insulative layer to the first conductive layer located on the frame base first surface. A conductive trace or contact 34 is formed on the first frame insulative layer outward-facing surface. The frame base has an inner surface 35 that defines a frame aperture 36, which extends through the frame base.
  • FIG. 3 is a cross-sectional perspective view of a frame assembly 37 that includes the frame of FIG. 2 (not to scale) and an insulative web 38 secured to the frame by an insulative adhesive layer 39. The insulative web extends across and closes an otherwise open end of the frame aperture to form a nest or recess. A logic device 40 is shown being mounted to the insulative web in the frame aperture spaced from the inward facing surface of the frame base. The logic device has a first surface 42 and a second surface 44. The first surface of the logic device includes an I/O contact 46. The logic device I/O contact electrically mates to a corresponding bond pad (not shown), or the like, on an inward facing surface of the insulative web, or on an inward facing surface of the insulative web adhesive layer if such extends over the inward facing surface of the insulative web. A trench or gap 48 is defined by a surface of the logic device and the inward facing surface of the frame base. Reference number 49 indicates an outward facing surface of the insulative web.
  • While alternative frames can be a monolith, the illustrated frame includes the frame base, the frame insulative layer, and the frame adhesive layer that bonds them together. Metallization layers, circuitry and passives may be included on and/or embedded in any of the foregoing, depending the embodiment.
  • The frame base may be formed from a material selected from metal, ceramic, or a polymeric material. Suitable polymeric materials may include a polyimide, a ROMP-capable monomer, or an epoxy. The polymeric material may include reinforcing filler. Such filler may include fibers or small inorganic particles. Suitable fibers may be glass fibers or carbon fibers. Suitable particles may include silica, silicon carbide, boron nitride, aluminum oxide, or aluminum nitride. If formed from a polymeric material, the frame base may be a molded or cast structure. Suitable molding techniques may include resin injection molding, bulk molding, and the like.
  • The frame base includes a material selected for a particular design based on the desired coefficient of thermal expansion, rigidity, or other desired mechanical, electrical, and thermal properties. If the frame base is electrically conductive, a dielectric or electrically insulating overcoating may be applied to the surface of the frame base. Suitable electrically conductive frame material may be metal. Suitable metals for use as the frame base may be selected from aluminum, nickel, titanium, iron, copper, or tin. Alternatively, the metal may be an alloy or metal composite. Suitable alloys and composites may include, for example, stainless steel or Cu:Invar:Cu. Suitable electrically insulative overcoat material may be a ceramic material, polymeric material, or enamel. The overcoat material may be selected based on thermal coefficient of expansion matching, dielectric properties of the overcoat, adhesion, and other properties of the materials used relative to each other. The electrically insulative overcoat material may insulate the conductive traces and electronic devices supported on the frame base.
  • The material of the frame base and of the insulative layers should be selected to avoid warping the frame base during use. The frame base material should be selected so that the Coefficient of Thermal Expansion (CTE) should about match the CTE one or more components with which the structure will be assembled. Semiconductor carriers may secure to an organic printed circuit board. Such a printed circuit board may have a CTE in a range of from about 15 ppm/° C. to about 20 ppm/° C. If the insulative layers have a CTE higher than the circuit board CTD, then the frame base may warp to become concave. If the insulative layer CTE is lower the frame base may warp to become convex. Selecting a frame base to have a relatively increased Young's Modulus may reduce the chance of warping, although the stress and strain on the frame base may be relatively high. In addition, selecting the insulative layers to lower their Young's Modulus and/or shrinkage of the insulative layers during curing, may reduce the chance of warping and the stress or strain on the frame base.
  • The frame base, and thus the frame, has an inward facing surface that defines the opening or aperture. Milling, mechanical stamping, laser cutting, water jetting, wet etching, laser ablation, die punching, or dry etching may form the aperture in the frame base. The logic device can be supported on an insulative web within the aperture (further details are provided hereinbelow). The aperture may be formed before or after the addition of the frame insulative layer, the frame adhesive layer, the first conductive layer, and other components.
  • The first electrically conductive layer may be a metallization plane disposed over at least a portion of the frame base first surface, and optionally on at least selected portions of the frame base second surface. The first electrically conductive layer is a continuous metal plane that can function as a reference plane. The reference plane may be a ground plane or a power plane. Alternatively, the first electrically conductive layer may be a segmented metal plane. Metallization on the first surface of the frame insulative layer may be used as a signal routing layer, while metallization on the first surface of the frame base may be used as a ground reference plane. Metallization on the first surface of the insulative web may be used either as a second signal routing layer or as a second reference plane such as one used for a voltage plane. Both the ground reference on the frame insulative layer and the reference voltage plane on the insulative web can be used as one solid voltage plane or as a plane with multiple, isolated reference planes as may be required for high performance logic devices. Many other configurations of signal layers, voltage reference layer and layers containing both signal routing and reference planes can be constructed as required by specific circuit requirements.
  • Suitable materials for use forming the conductive layer may include one or more of Al, Ag, Au, Cu, Ni, Pb, Sn, and Ti. The conductive layer may be applied to the surfaces of the frame base, the frame insulative layer, and/or the insulative web by electroplating, sputtering, or electroless plating. In one embodiment, the conductive layer may be elemental metal formed by the decomposition of organic metal precursors. The frame base may have a tie layer to improve adhesion with the conductive layer. Suitable materials for use as a tie layer may include polyimide, epoxy, and silicone.
  • The frame adhesive layer may be applied to the second surface of the first frame insulative layer, to the surface of the frame base, or as a sandwich laminate. The application method may include spin coating, spray coating, roller coating, meniscus coating, pattern print depositing, jetting, or by another dispensing method. The frame insulative layer is positioned over and contacted to the frame base first surface after the frame adhesive is applied to the first frame insulative layer. The frame adhesive layer may be fully cured to bond the first frame insulative layer to the frame base first surface. A suitable material for use in the adhesive layer may include a thermoset adhesive or a radiation-cured adhesive. Other suitable adhesives may include a thermoplastic adhesive, water cure adhesive, air cure adhesives. The adhesive layer may be cured thermally or by a combination of heat and radiation. If thermally curable, a suitable cure temperature may be in the about 100 degree Celsius to about 200 degree Celsius range. If radiation curable, suitable radiation may include ultraviolet (UV) light, electron beam, and/or microwave radiation.
  • A partial vacuum may be used to remove volatiles from the adhesive during cure, if any are present. Examples of suitable adhesives may include a thermoset polymers and radiation curable polymers, each in combination with appropriate curing agents, hardeners, additives, and the like. Suitable thermoset polymers may include an epoxy, silicone, acrylate, urethane, polyetherimide, or polyimide, or a blend of two or more thereof. Suitable commercially available polyimides may include CIBA GEIGY 412 (manufactured by Ciba Geigy), AMOCO AI-10 (manufactured by Amoco Chemicals Corporation) and PYRE-MI (manufactured by E.I. du Pont de Nemours & Co.). The CIBA GEIGY 412 has a Tg of about 360 degrees Celsius.
  • Suitable methods for applying an adhesive layer to an insulative layer (or web) include spray coating, spin coating, roll coating, meniscus coating, dip coating, transfer coating, jetting, drop dispensing, pattern print depositing, stenciling, and dry film laminating. The adhesive layer may have a thickness of greater than about 5 micrometers. In one embodiment, the adhesive layer may have a thickness in a range of from about 5 micrometers to about 10 micrometers, from about 10 micrometers to about 20 micrometers, from about 20 micrometers to about 30 micrometers, from about 30 micrometers to about 40 micrometers, from about 40 micrometers to about 50 micrometers, or greater than about 50 micrometers. In an alternative embodiment, the adhesive layer may be a prefabricated self-adhesive film that may be applied to a surface of the additional insulative layer. In another alternative embodiment, mixed adhesive materials are used—such as a pressure sensitive adhesive in a few tack spots to hold the layer in place while a thermoset adhesive cures to a b-stage.
  • The frame insulative layer may be an organic dielectric film or support web. As used herein, a film or web is a flexible sheet that is not self-supporting. A film has a thickness of less than 0.2 millimeters. The film may be continuous in some embodiments, and discontinuous in other embodiments. The film may be reinforced with, for example, fibrous material. Also, the film may include a plurality of sub-layers, and the sub-layers may have compositions and properties that differ from each other. For example, one sub-layer may provide dimensional stability, and another may provide electrostatic discharge, thermal conduction, or high dielectric properties. Suitable material for use as the frame insulative layer may include one or more of polyimide, polyetherimide, benzocyclobutene (BCB), liquid crystal polymer, bismaleimide-triazine resin (BT resin), epoxy, or silicone. Suitable commercially available materials for use in the frame insulative layer may include KAPTON H polyimide or KAPTON E polyimide (manufactured by E.I. du Pont de Nemours & Co.), APICAL AV polyimide (manufactured by Kanegafugi Chemical Industry Company), UPILEX polyimide (manufactured by UBE Industries, Ltd.), and ULTEM polyetherimide (manufactured by General Electric Company). In the illustrated embodiment, the frame insulative layer is fully cured as KAPTON H polyimide.
  • In other embodiments, the laminated frame insulative structure described above, including the frame insulative layer and the frame adhesive, can be substituted with a single dielectric deposition such as a thermoset or thermoplastic polymer coating or a self-bonding frame insulative layer. The thermoplastic polymer could be a polyetherimide resin such as ULTEM 1000 or ULTEM 6000 available from GE Plastics, a polyether ether ketone such as PEEK available from Victrex, a polyether sulfone such as VITREX available from ICI Americas, a polyether sulfone such as XU 218 available from Ciba Giegy, or UDEL 1700 polysulfone available from Union Carbide. The thermoplastic or thermoset polymer may be applied by spray coating, spin coating, roll coating, or by dry film laminating.
  • Suitable conductors include optical and electrical conductors, and may be located on the frame insulative layer. Suitable electrical conductors may include pads, pins, bumps, and solder balls. The connector between the frame base and the first frame insulative layer may be a structure selected based on application specific parameters. For example, apertures, holes, or vias extend from the first surface of the first frame insulative layer, through the frame adhesive layer, to the first electrically conductive layer disposed on the frame base first surface. The vias expose areas of metal on the frame base first surface. In one embodiment, the vias may be sized so that they are micro-vias. Laser ablating, wet chemical etching, plasma etching, reactive ion etching, or photolithography may form the vias. Other suitable via formation may be had, in whole or in part, by using mechanical drilling or punching.
  • The electrically conductive material filled into the vias may be metal, an inherently electrically conductive polymer, a polymer or ceramic filled with electrically conductive filler, or a metal. If the electrically conductive material is a, suitable metal may include one or more of Ag, Au, Al, Cu, Ni, Sn, and Ti. If the electrically conductive material is an inherently electrically conductive polymer, may be used in an unfilled state to, for example, achieve a determined viscosity and/or have a determined wetting ability or deaerating ability. The inherently electrically conductive polymer may be deposited by jetting or by screening.
  • Suitable electrically conductive filled materials may include an epoxy, polysulfone, or polyurethane that is filled with, for example, conductive metal particles. Such metal particles may include silver and gold. Other suitable metal particles may include one or more of Al, Cu, Ni, Sn, and Ti. Rather than filled polymeric material, inherently conductive polymers may be used. Suitable conductive polymers include polyacetylene, polypyrrole, polythiophene, polyaniline, polyfluorene, poly 3-hexylthiophene, polynaphthalene, poly p-phenylene sulfide, and poly para-phenylene vinylene. Naturally, the inherently conductive polymer may be filled with an electrically conductive filler to further enhance the electrical conductivity.
  • If the conductive material is metal, the conductive material may be deposited by methods including one or more of sputtering, evaporating, electroplating, or electroless plating. Suitable metals may include one or more of Al, Ag, Au, Cu, Ni, Pb, Sn and Ti. In one embodiment, both the first surface of the first frame insulative layer and the exposed surface of the vias extending to the electrical conductor on the frame base are metallized. The metallization may use a combined sputter plate and electroplate sequence. The frame insulative layer may be placed in a vacuum sputter system with the first surface of the frame insulative layer and the vias exposed to the sputter system. A backsputter step sputter-etches the exposed electrical conductor on the frame base to remove residual adhesive material and native metal oxide. Further, a backsputter step etches into the frame insulative layer surface. The sputter etch of the metal electrical conductor located on the frame base first surface reduces contact resistance of the subsequent metallization steps while the etching of the frame insulative layer may increase the metal adhesion to the first surface of the frame insulative layer.
  • Metal deposited on the frame insulative layer first surface can be patterned by using subtractive or by using semi-additive techniques to form metallized vias, pads and signal routing traces. In one semi-additive patterning process, a seed layer having a thickness of about 0.1 micrometers to about 2.0 micrometers may be applied to the entire frame insulative first surface using a metallization process such as those mentioned above. Areas on the first surface of the frame insulative layer that are desired to retain metal such as interconnect traces, I/O contacts, and vias are left uncovered with the photoresist (not shown), while areas of the frame insulative layer surface that are desired to have the metal removed are left covered. The exposed metallized areas of the first surface of the frame insulative layer, including the via sidewalls, are then electroplated to a thickness that is in a range of from about 1 micrometers to about 20 micrometers. Following the completion of the plate-up process step, the remaining photoresist material may be removed. The removal reveals the metallized regions on the first surface of the frame insulative layer where the seed metal was not plated-up. Multiple standard wet metal etch baths may remove the exposed seed metal to leave the desired metallization pattern.
  • In a subtractive metal patterning process, the metallized surfaces of the frame insulative layer, including the via sidewalls, are electroplated with metal to form a layer with a thickness in a range of from about 2 micrometers to about 20 micrometers. A photomask material (not shown) may be disposed over the first surface of the frame insulative layer and photo-patterned to expose selected regions of the surface. Areas on the first surface of the frame insulative layer that are desired to retain metal such as interconnect traces, I/O contacts and vias are left covered with the photoresist, and areas of the frame insulative surface that are intended to have the metal removed are exposed and not covered. Multiple wet metal etch baths remove plated up and sputtered metal in the exposed frame insulative layer surface regions, while the remaining areas are protected from the wet etchants by the masking material. Following completion of the etching step, the remaining photoresist material may be removed. Removing the photoresist material reveals the desired metallization pattern.
  • The insulative web secures to the frame insulative layer by the insulative web adhesive layer. The insulative web adhesive layer may have a thickness that is greater than about 5 micrometers. In one embodiment, the adhesive layer may have a thickness in a range of from about 5 micrometers to about 10 micrometers, from about 10 micrometers to about 20 micrometers, from about 20 micrometers to about 30 micrometers, from about 30 micrometers to about 40 micrometers, from about 40 micrometers to about 50 micrometers, or greater than about 50 micrometers.
  • The insulative web adhesive layer may be applied to the second surface of the insulative web by spin coating, spray coating, roller coating, meniscus coating, pattern print depositing, or jetting. In one embodiment, the adhesive may be applied by dry film lamination. Suitable adhesives include those described hereinabove.
  • IO contacts on the logic device communicate with corresponding contacts on the insulative web (see FIG. 4). Examples of I/O contacts that may be located on the logic device include pads, pins, solder bumps, and solder balls. In the illustrated embodiment, the I/O contacts are I/O pads. Other suitable logic devices may be a packaged or unpackaged semiconductor chip such as a microprocessor, a microcontroller, a video processor, or an ASIC (Application Specific Integrated Circuit); a discrete passive; or a BGA carrier. In one embodiment, the electronic device may be a semiconductor silicon chip with an array of I/O contact pads disposed on its first surface.
  • The frame panel assembly can be prepared with a plurality of apertures. If the apertures are formed in the frame base prior to the application of the frame insulative layer, the areas of the frame insulative layer overlaying the apertures in the frame base may be removed. Removal may be by laser ablation, water jetting, or by mechanical means.
  • Referring to FIG. 4, the insulative web (and insulative web adhesive layer, as needed) is processed to provide apertures or vias therethrough. Vias are formed in the apertures to provide circuitry and electrical contacts. Particularly, one contact 50 communicates with a contact through the frame insulative layer to the first frame conductive layer, another contact 51 communicates to the metallization or circuitry on the frame first insulative layer, another contact 52 communicates with both the first frame conductive layer, and with another contact 53 that communicates with an I/O contact on the logic device. Yet another contact 54 communicates directly with an I/O contact on the circuit device, but not with the first frame conductive layer. And, one via 55 extends though both the insulative web and the first frame insulative layer (and corresponding adhesive layers), and a contact 56 communicates directly with the first frame conductive layer. Other permutations, circuits and builds are contemplated and are possible, but are not shown. An outward facing surface 57 of the insulative web has contacts and circuitry exposed thereon.
  • The first surface of the logic device contacts the adhesive coated second surface of the insulative web. Alternatively, the insulative web is contacted directly if no adhesive is present. At least a portion of the logic device may be disposed within the frame aperture in the frame panel assembly. The adhesive bonds the insulative web to the frame, and bonds the logic device to the insulative web.
  • Some contacts are disposed on the first surface of the logic device and may be referred to as a device connector. The device connector may communicate through conductive material in one or more vias that each extends from the first surface of the insulative web to an I/O contact disposed on the first surface of the logic device. Similarly, a frame insulative layer connector may be secured to the frame insulative layer, a frame base connector may be secured to the frame base, and an insulative web connector may be secured to an insulative web. Conductive material may be disposed within a via to bridge or route through the supporting layer, as needed.
  • Other connectors in the interconnect structure and assembly may be formed in a manner similar to the formation process of the first frame connector and insulative layer connector. In one embodiment, the first surface of the insulative web may be metallized using the metallization and patterning steps described above for the frame insulative layer.
  • The preceding process steps complete a first interconnect layer and its connections to I/O contacts of the logic device and to the conductive layers as needed. While only a single logic device having only two I/O contacts is shown for clarity, interconnection of more complex logic devices is included. Logic devices may include microprocessors, video processors and ASICs (Application Specific Integrated Circuits). Some logic devices may require an additional interconnection layer to fully route out all of the required chip I/O contacts. For these electronic devices, one or more additional interconnect layers may be formed over the frame and/or the insulative web. For more simple logic devices with less routing complexity, only one interconnect layer may be required.
  • Referring to FIG. 5, the inner surface of the frame aperture and the outer edge of the logic device disposed within the frame aperture define the gap or moat. This gap either may be left unfilled or may be filled with encapsulation material. Encapsulation material 60 surrounds the logic device in the gap. The gap between the inner edges of the frame panel aperture and the outer edge of the logic device may be filled with encapsulation material. In other embodiments, the game may be partially filled. The height of the fill may be in a range of from about 1 percent to about 50 percent, from about 50 percent to about 100 percent, or may flow over the logic device, based on the height of the logic device relative to the insulative web surface. By another measure, the gap volume may be in a range of from about 10 percent full to about 30 percent full, from about 30 percent full to about 50 percent full, from about 50 percent full to about 80 percent full, or from about 80 percent full to about 95 percent full.
  • Suitable encapsulation materials may include thermoplastics and/or thermoset polymers. Suitable aliphatic and aromatic polymers may include polyamides, polyacrylates, polyurethanes, polypropylene, polysulfone, polytetrafluoroethylenes, epoxies, benzocyclobutene (BCB), polyimides, polyetherimides, polycarbonates, silicones, or a blend of two or more thereof. Other suitable encapsulant materials may include room temperature vulcanizable material. In one embodiment, the encapsulation material may be a thermoset polymer due to the relatively low cure temperatures available. The encapsulation material may include a filler material. The type, size, and amount of the filler material may be used to tailor various molding material properties, such as thermal conductivity, thermal coefficient-of-expansion, viscosity, swim resistance, shrinkage, out gassing, and moisture uptake. For example, these materials may include particles, fibers, screens, mats, or plates of inorganic particles.
  • Suitable filler materials may be formed from glass, ceramic, or metal. Some examples of filler material include silica, SiC, Al2O3, BN, and AlN. Other suitable filler may include forms of carbon. In one embodiment, the filler material is thermally conductive and electrically insulative. Additives may be added to affect encapsulant properties. Some additives may increase the glass transition temperature, the flexibility, the tensile strength, the flowability, or the oxidation resistance. Other affected properties may include thermal conductivity, thermal coefficient-of-expansion, viscosity, swim resistance, shrinkage, and moisture uptake. The encapsulation material may be cured.
  • In certain embodiments, it may be beneficial to simultaneously cure the encapsulation material and the insulative web adhesive layer. The adhesive layer may be radiation cured. Suitable radiation may include IR (heat), UV light, e-beam, and/or microwaves.
  • With further reference to FIG. 5, additional interconnection layers are formed by securing a second insulative web 62 to the outward facing surface of the first interconnect layer 57 using a second insulative web adhesive layer 63. An outer surface 64 of the second insulative web supports contacts that communicate with, for example, the first conductive layer, the second conductive layer, the logic device I/O contacts, and other circuitry (not shown). The communication may be direct using vias that extend through to the appropriate conductive layer, or may be indirect by using a connector that communicates with the appropriate conductive layer. The interconnect structure 66 can be prepared with an encapsulation layer, further interconnection layers, pins, solder balls, and the like.
  • The second surface of the second insulative web may be placed in contact with the outward facing surface (non-component side) of the first insulative web. The adhesive layer may be cured to bond the second insulative web to the first insulative web. In one embodiment, the second insulative layer may be laminated over the first surface of the insulative web using a heated vacuum lamination system.
  • The device connectors may communicate through the second insulative layer to an I/O contact disposed on the outward facing surface of the second insulative web. The outward facing surface of the second insulative web may be metallized to form a corresponding conductive layer. Metallized areas can be used for I/O pads and/or a reference plane and/or additional signal routing traces. The process can be additive, or subtractive. An additional connector may be formed between at least one electrical conductor on the first surface of the second insulative layer and a conductive layer, or circuit, on the frame base or frame insulative layer. A multi-layer deep via may be formed that extends from the first surface of the second insulative web to the first surface of the frame insulative layer.
  • A plurality of additional interconnect layers may be formed in a similar manner. The process of insulative layer coating, via formation, metallization and photo patterning can be repeated to add additional reference planes or interconnect layers.
  • With regard to the final outward facing interconnect layer, a dielectric or solder masking material may be used to passivate metal traces and to define contact pads used for assembly or package I/O contacts. The package I/O contacts may have additional metal depositions applied to the exposed contact pads to provide more robust I/O contacts. Suitable additional metal depositions may include an alloy, such as Ti:Ni:Au. The additional metal depositions may be applied by electroless plating. The I/O contact pads can have pins, solder spheres, or leads attached to them, or the I/O contact pads can create a pad array.
  • With reference to FIG. 6, interconnect structure 67 is similar to the interconnect structure shown in FIG. 5, further including an array of pins 68, a passivation layer 69 and a passive element 70 located in a second frame aperture defined by inner walls 59. The second aperture can be opened through the frame base when the aperture 36 is opened. One or more passive connectors 72 connect through vias 73, circuits or the first conductive layer to the passive element.
  • One of the pins of the illustrated array communicates with one of the logic device I/O contacts, and the other illustrated pin of the array communicates with the other logic device I/O contact. In an alternative embodiment (not shown), an array of solder balls, solder bumps, electrically conductive polymer bumps, contact pads, leads, or optical I/O connects are used in place of the pins.
  • The passive connector allows communication from an I/O contact on the passive device to a conductor located on the insulative web. The passive connector may include one or more vias that each extend from the first surface of the insulative web to an I/O contact disposed on the surface of the passive device. Electrically conductive material may be disposed within at least a portion of the via, and the electrically conducting material extends through the via to the I/O contact located on the passive device.
  • FIG. 7 is a schematic diagram that illustrates a structure 100 in which a thin frame insulative layer 110 and an electrically conductive layer 112 are deposited on the first conductive layer 18 located on the frame base surface. Portions of the frame insulative layer and the conductive layer are removed to form a distributed passive element. An example of a distributed passive element is a decoupling capacitor.
  • The thin frame insulative layer may be formed from an organic dielectric material. A suitable organic dielectric material may include a polyimide or diamond like carbon. The layer may be deposited by spin coating (polyimide) or deposited by evaporation (DLC). In an alternative embodiment, the thin frame insulative layer may be formed from an inorganic dielectric material. Suitable inorganic dielectric material may include SrTiO3, PZT, BST, TaO2, or BaTiO3. The layer may be formed by chemical solution deposition, by metal oxide deposition, or formed by hydrothermal synthesis.
  • The conductive layer may be patterned to expose selected areas of the thin, electrically resistive dielectric layer on the frame insulative layer. Alternatively, the electrically conductive layer, the thin resistive dielectric layer and thin frame insulative layer may be separately patterned to expose selected areas of the thin resistive dielectric layer, the thin frame insulative layer and the first frame electrical conductor creating patterned passive elements. Examples of patterned passive elements may include resistors, capacitors, inductors, and conductor elements.
  • With reference to FIGS. 8-9, a frame panel assembly 120 may include multiple interconnect structures 66, each having a plurality of through-holes 122 sized and shaped to receive array pins during fabrication. The frame surface may be patterned to form regions without conductive material through which the through-hole may be formed (FIG. 9). A suitable through-hole formation process may include mechanical drilling, punching, laser ablating, or water jetting.
  • After the through-holes are formed in the frame base (in the non-patterned areas), and the through-holes may be metal plated 126 to better receive the array pins. The pins can be mechanically and electrically connected to the patterned metal on the insulative layer(s) with solder or electrically conductive adhesive.
  • In an alternative embodiment, the logic device may be an optical device. In such case, some or all of the connectors and conductors described herein may be optically transmissive rather than electrically transmissive. A suitable optical connector and/or conductor may include an optical fiber and/or a waveguide.
  • The embodiments described herein are examples of compositions, structures, systems, and methods having elements corresponding to the elements of the invention recited in the claims. This written description may enable those of ordinary skill in the art to make and use embodiments having alternative elements that likewise correspond to the elements of the invention recited in the claims. The scope of the invention thus includes compositions, structures, systems, and methods that do not differ from the literal language of the claims, and further includes other structures, systems, and methods with insubstantial differences from the literal language of the claims. While only certain features and embodiments have been illustrated and described herein, many modifications and changes may occur to one of ordinary skill in the relevant art. The appended claims cover all such modifications and changes.

Claims (34)

1. An interconnect structure, comprising:
an insulative web having a first surface and a second surface;
a logic device secured to the second surface of the insulative web;
a frame assembly supporting the insulative web and comprising:
a frame base having a first surface, a second surface, and an inward facing surface defining a frame aperture, the frame aperture extending through the frame base from the frame base first surface to the frame base second surface, wherein at least a portion of the logic device is disposed within the aperture; and
a first conductive layer located on the frame base first surface;
a device connector operable to allow the logic device to communicate therethrough to the first conductive layer.
2. The interconnect structure as defined in claim 1, wherein the insulative web is a polymer film.
3. The interconnect structure as defined in claim 2, wherein the insulative web comprises one or more material selected from the group consisting of a polyimide, polyetherimide, benzocyclobutene, bismaleimide triazine resin, epoxy, and silicone.
4. The interconnect structure as defined in claim 1, wherein the frame base is metal, a coated metal, or a ceramic structure.
5. The interconnect structure as defined in claim 1, wherein the frame base comprises a polymeric material.
6. The interconnect structure as defined in claim 1, further comprising a frame adhesive layer securing the frame base first surface to a first frame insulative layer.
7. The interconnect structure as defined in claim 1, wherein the frame assembly further comprises a first frame insulative layer disposed between the frame base first surface and the insulative web.
8. The interconnect structure as defined in claim 7, further comprising an insulative layer connector that is disposed between a conductive layer located on a surface of the insulative web and a conductive layer located on a surface of the first frame insulative layer.
9. The interconnect structure as defined in claim 1, further comprising an insulative web adhesive layer.
10. The interconnect structure as defined in claim 1, wherein the interconnect structure has at least one surface defining a via that extends through the insulative web to a logic device I/O contact, and wherein a device connector located in the via comprises electrically conductive material.
11. The interconnect structure as defined in claim 1, wherein the first frame insulative layer has a first surface and a second surface, wherein the interconnect structure has at least one surface defining a via that extends from the first surface of the insulative web to the second electrically conductive layer disposed on the first surface of the first frame insulative layer, and wherein the insulative layer connector comprises:
electrically conductive material disposed within at least a portion of the via, and the electrically conductive material extends through the via to the second electrically conductive layer.
12. The interconnect structure as defined in claim 1, wherein the first frame insulative layer has a first surface and a second surface, wherein the interconnect structure has at least one surface defining a via that extends from the first surface of the first frame insulative layer to the first electrically conductive layer disposed on the frame base first surface, and wherein the frame connector comprises:
electrically conductive material disposed within at least a portion of the via, and the electrically conductive material extends through the via to the first electrically conductive layer.
13. The interconnect structure as defined in claim 1, further comprising encapsulation material disposed within the frame aperture, wherein the encapsulation material at least partially surrounds the logic device.
14. The interconnect structure as defined in claim 13, further comprising encapsulation material disposed within the frame aperture, wherein the encapsulation material fully surrounds the logic device.
15. The interconnect structure as defined in claim 13, wherein the encapsulation material comprises one or more of a polyamide, polyacrylate, polyurethane, polypropylene, polysulfone, polytetrafluoroethylene, epoxy, benzocyclobutene, polyimide, polyetherimide, polycarbonate, or silicone.
16. The interconnect structure as defined in claim 1, wherein the conductive layer is a ground plane or a power plane.
17. The interconnect structure as defined in claim 1, wherein the conductive layer comprises one or more material selected from the group consisting of Al, Ag, Au, Cu, Ni, Pb, Sn, and Ti.
18. The interconnect structure as defined in claim 1, wherein the insulative web and the frame assembly have surfaces that define a plurality of apertures extending therethrough; and optionally comprising an I/O pin disposed within each orifice.
19. The interconnect structure as defined in claim 1, further comprising a passivation layer disposed on an outward facing surface of an outermost interconnection layer.
20. The interconnect structure as defined in claim 1, wherein the first frame insulative layer comprises a first surface and a second surface, and the frame assembly further comprises:
a second frame insulative layer having a first surface and a second surface, wherein the first surface of the first frame insulative layer is secured to the second surface of the second frame insulative layer; and
a second frame connector between the second electrically conductive layer located on the first frame insulative layer and a fourth electrical conductor located on the second frame insulative layer.
21. The interconnect structure as defined in claim 20, further comprising a frame connector communicating with the logic device through a conductive layer supported by the insulative web.
22. The interconnect structure as defined in claim 1, further comprising a second insulative web secured to the first insulative web and supporting at least one conductive layer.
23. An article comprising:
a frame assembly comprising:
a frame base having a first surface and a second surface, and the frame base being conductive;
a first frame insulative layer disposed on the frame base first surface;
a frame aperture extending through the frame base;
a frame conductive layer disposed on the first frame insulative layer; and
a frame connector supported by the frame base in communication with at least a portion of the frame conductive layer;
an insulative web having a first surface and a second surface;
an insulative web conductive layer supported by the insulative web;
a logic device supported by the insulative web and disposed within the frame aperture;
a device connector communicating with the insulative web conductive layer, a frame connector communicating with the frame conductive layer and the insulative web conductive layer.
24. The article as defined in claim 23, wherein the logic device is an optical device, and wherein the frame connector and device connector are optically transmissive, and the frame conductive layer and the insulative web conductive layer comprise waveguides.
25. An electronic component, comprising:
a frame supporting a web and a logic device secured to the web, and
optical or electronic circuitry supported by the frame, and the supported optical or electronic circuitry communicates with the logic device.
26. The component as defined in claim 25, wherein the electronic circuitry comprises one or more passive components.
27. The component as defined in claim 25, further comprising an electrical device connector through which the logic device communicates with the electronic circuitry.
28. The component as defined in claim 25, further comprising an optical device connector through which the logic device communicates with the optical circuitry.
29. The component as defined in claim 28, wherein the optical connector is an optical fiber or an optical waveguide.
30. The component as defined in claim 27, wherein the frame has an outer surface that defines a peripheral edge and the optical or electronic circuitry comprises an I/O port that is disposed on the peripheral edge to allow the logic device to communicate therethrough.
31. The component as defined in claim 30, wherein the frame defines an aperture through a body of the frame through which a device connector extends.
32. The component as defined in claim 30, wherein the frame defines an open-sided channel through a body of the frame through which a device connector extends.
33. The component as defined in claim 25, wherein the frame has an inner surface defining an aperture, and the web is supported within the aperture, wherein the frame supplies structural rigidity to the component.
34. The component as defined in claim 25, wherein the frame is electrically conductive, and further comprising a dielectric layer disposed on a surface of the frame and adjacent to the electronic circuitry.
US11/828,550 2007-07-26 2007-07-26 Interconnect structure Abandoned US20090028491A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/828,550 US20090028491A1 (en) 2007-07-26 2007-07-26 Interconnect structure
TW097142887A TWI495075B (en) 2007-07-26 2008-11-06 Interconnect structure
US13/136,736 US8498131B2 (en) 2007-07-26 2011-08-09 Interconnect structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/828,550 US20090028491A1 (en) 2007-07-26 2007-07-26 Interconnect structure

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/136,736 Division US8498131B2 (en) 2007-07-26 2011-08-09 Interconnect structure

Publications (1)

Publication Number Publication Date
US20090028491A1 true US20090028491A1 (en) 2009-01-29

Family

ID=40295428

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/828,550 Abandoned US20090028491A1 (en) 2007-07-26 2007-07-26 Interconnect structure
US13/136,736 Active 2027-11-28 US8498131B2 (en) 2007-07-26 2011-08-09 Interconnect structure

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/136,736 Active 2027-11-28 US8498131B2 (en) 2007-07-26 2011-08-09 Interconnect structure

Country Status (2)

Country Link
US (2) US20090028491A1 (en)
TW (1) TWI495075B (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090250810A1 (en) * 2008-04-07 2009-10-08 Pendse Rajendra D Integrated circuit packaging system with warpage control system and method of manufacture thereof
US20090255709A1 (en) * 2008-04-14 2009-10-15 General Electric Company Interconnect structure including hybrid frame panel
US20100142904A1 (en) * 2008-12-09 2010-06-10 Shinko Electric Industries Co., Ltd. Optical waveguide, optical waveguide mounting substrate, and light transmitting and receiving device
US20100244235A1 (en) * 2009-03-24 2010-09-30 Christopher James Kapusta Integrated circuit package and method of making same
US20120020043A1 (en) * 2010-07-22 2012-01-26 Hon Hai Precision Industry Co., Ltd. Printed circuit board
US20120171816A1 (en) * 2009-03-24 2012-07-05 Christopher James Kapusta Integrated circuit package and method of making same
US20120314390A1 (en) * 2010-03-03 2012-12-13 Mutual-Tek Industries Co., Ltd. Multilayer circuit board
US20120326300A1 (en) * 2011-06-24 2012-12-27 National Semiconductor Corporation Low profile package and method
US20130154086A1 (en) * 2011-12-20 2013-06-20 Taiwan Semiconductor Manufacturing Company, Ltd. Exposing Connectors in Packages Through Selective Treatment
RU2511007C2 (en) * 2012-06-20 2014-04-10 Открытое акционерное общество "Концерн радиостроения "Вега" Method of increasing yield ratio when manufacturing high-density electronic modules
US20140319971A1 (en) * 2011-01-18 2014-10-30 Bayer Materialscience Ag Frameless actuator apparatus, system, and method
US9425383B2 (en) 2007-06-29 2016-08-23 Parker-Hannifin Corporation Method of manufacturing electroactive polymer transducers for sensory feedback applications
US9553254B2 (en) 2011-03-01 2017-01-24 Parker-Hannifin Corporation Automated manufacturing processes for producing deformable polymer devices and films
US9590193B2 (en) 2012-10-24 2017-03-07 Parker-Hannifin Corporation Polymer diode
US20170069560A1 (en) * 2014-05-23 2017-03-09 Materion Corporation Air cavity package
US9761790B2 (en) 2012-06-18 2017-09-12 Parker-Hannifin Corporation Stretch frame for stretching process
US9786834B2 (en) 2012-04-12 2017-10-10 Parker-Hannifin Corporation EAP transducers with improved performance
US9876160B2 (en) 2012-03-21 2018-01-23 Parker-Hannifin Corporation Roll-to-roll manufacturing processes for producing self-healing electroactive polymer devices
DE102010016780B4 (en) 2010-05-04 2021-08-12 Cicor Management AG Method for producing a flexible circuit arrangement
US20230057702A1 (en) * 2021-08-19 2023-02-23 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and manufacturing method thereof

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102019351B1 (en) * 2016-03-14 2019-09-09 삼성전자주식회사 Electronic component package and manufactruing method of the same
US20180005944A1 (en) * 2016-07-02 2018-01-04 Intel Corporation Substrate with sub-interconnect layer
US10504826B1 (en) 2018-10-08 2019-12-10 General Electric Company Device almost last embedded device structure and method of manufacturing thereof
US10692737B2 (en) 2018-10-08 2020-06-23 General Electric Company Multilayer interconnect structure with buried conductive via connections and method of manufacturing thereof

Citations (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4783695A (en) * 1986-09-26 1988-11-08 General Electric Company Multichip integrated circuit packaging configuration and method
US4894115A (en) * 1989-02-14 1990-01-16 General Electric Company Laser beam scanning method for forming via holes in polymer materials
US4933042A (en) * 1986-09-26 1990-06-12 General Electric Company Method for packaging integrated circuit chips employing a polymer film overlay layer
US4981811A (en) * 1990-04-12 1991-01-01 At&T Bell Laboratories Process for fabricating low defect polysilicon
US5151769A (en) * 1991-04-04 1992-09-29 General Electric Company Optically patterned RF shield for an integrated circuit chip for analog and/or digital operation at microwave frequencies
US5169911A (en) * 1992-02-18 1992-12-08 General Electric Company Heat curable blends of silicone polymide and epoxy resin
US5169678A (en) * 1989-12-26 1992-12-08 General Electric Company Laser ablatable polymer dielectrics and methods
US5353195A (en) * 1993-07-09 1994-10-04 General Electric Company Integral power and ground structure for multi-chip modules
US5353498A (en) * 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
US5452182A (en) * 1990-04-05 1995-09-19 Martin Marietta Corporation Flexible high density interconnect structure and flexibly interconnected system
US5527741A (en) * 1994-10-11 1996-06-18 Martin Marietta Corporation Fabrication and structures of circuit modules with flexible interconnect layers
US5866952A (en) * 1995-11-30 1999-02-02 Lockheed Martin Corporation High density interconnected circuit module with a compliant layer as part of a stress-reducing molded substrate
US5888837A (en) * 1996-04-16 1999-03-30 General Electric Company Chip burn-in and test structure and method
US5994771A (en) * 1995-12-08 1999-11-30 Shinko Electric Industries Co., Inc. Semiconductor package with multilayer circuit, and semiconductor device
US6239482B1 (en) * 1999-06-21 2001-05-29 General Electric Company Integrated circuit package including window frame
US6239980B1 (en) * 1998-08-31 2001-05-29 General Electric Company Multimodule interconnect structure and process
US6242279B1 (en) * 1999-06-14 2001-06-05 Thin Film Module, Inc. High density wire bond BGA
US6242282B1 (en) * 1999-10-04 2001-06-05 General Electric Company Circuit chip package and fabrication method
US6475877B1 (en) * 1999-12-22 2002-11-05 General Electric Company Method for aligning die to interconnect metal on flex substrate
US20030013232A1 (en) * 2001-07-11 2003-01-16 Intel Corporation Method for fabricating a microelectronic device using wafer-level adhesion layer deposition
US6603182B1 (en) * 2002-03-12 2003-08-05 Lucent Technologies Inc. Packaging micromechanical devices
US20040163953A1 (en) * 2000-10-06 2004-08-26 Bhullar Raghbir S. Biosensor
US20040217454A1 (en) * 2001-05-18 2004-11-04 Remi Brechignac Optical semiconductor package with incorporated lens and shielding
US20040226743A1 (en) * 2003-03-25 2004-11-18 Advanced Semiconductor Engineering, Inc. Bumpless assembly package
US20050062173A1 (en) * 2000-08-16 2005-03-24 Intel Corporation Microelectronic substrates with integrated devices
US6933493B2 (en) * 2003-04-07 2005-08-23 Kingpak Technology Inc. Image sensor having a photosensitive chip mounted to a metal sheet
US6994897B2 (en) * 2002-11-15 2006-02-07 General Electric Company Method of processing high-resolution flex circuits with low distortion
US20060186531A1 (en) * 2005-02-22 2006-08-24 Phoenix Precision Technology Corporation Package structure with chip embedded in substrate
US20060198570A1 (en) * 2005-02-28 2006-09-07 Tsuyoshi Ogawa Hybrid module and production method for same, and hybrid circuit device
US20060258048A1 (en) * 2004-01-05 2006-11-16 Ekubik Consulting Llc Integrated capacitor for wafer level packaging applications
US20070126122A1 (en) * 2004-05-06 2007-06-07 Michael Bauer Semiconductor device with a wiring substrate and method for producing the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI322495B (en) * 2006-12-20 2010-03-21 Phoenix Prec Technology Corp Carrier structure embedded with a chip and method for manufacturing the same

Patent Citations (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4933042A (en) * 1986-09-26 1990-06-12 General Electric Company Method for packaging integrated circuit chips employing a polymer film overlay layer
US4783695A (en) * 1986-09-26 1988-11-08 General Electric Company Multichip integrated circuit packaging configuration and method
US4894115A (en) * 1989-02-14 1990-01-16 General Electric Company Laser beam scanning method for forming via holes in polymer materials
US5169678A (en) * 1989-12-26 1992-12-08 General Electric Company Laser ablatable polymer dielectrics and methods
US5452182A (en) * 1990-04-05 1995-09-19 Martin Marietta Corporation Flexible high density interconnect structure and flexibly interconnected system
US4981811A (en) * 1990-04-12 1991-01-01 At&T Bell Laboratories Process for fabricating low defect polysilicon
US5151769A (en) * 1991-04-04 1992-09-29 General Electric Company Optically patterned RF shield for an integrated circuit chip for analog and/or digital operation at microwave frequencies
US5169911A (en) * 1992-02-18 1992-12-08 General Electric Company Heat curable blends of silicone polymide and epoxy resin
US5353498A (en) * 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
US5497033A (en) * 1993-02-08 1996-03-05 Martin Marietta Corporation Embedded substrate for integrated circuit modules
US5353195A (en) * 1993-07-09 1994-10-04 General Electric Company Integral power and ground structure for multi-chip modules
US5527741A (en) * 1994-10-11 1996-06-18 Martin Marietta Corporation Fabrication and structures of circuit modules with flexible interconnect layers
US5866952A (en) * 1995-11-30 1999-02-02 Lockheed Martin Corporation High density interconnected circuit module with a compliant layer as part of a stress-reducing molded substrate
US5994771A (en) * 1995-12-08 1999-11-30 Shinko Electric Industries Co., Inc. Semiconductor package with multilayer circuit, and semiconductor device
US5888837A (en) * 1996-04-16 1999-03-30 General Electric Company Chip burn-in and test structure and method
US5946546A (en) * 1996-04-16 1999-08-31 General Electric Co. Chip burn-in and test structure and method
US6239980B1 (en) * 1998-08-31 2001-05-29 General Electric Company Multimodule interconnect structure and process
US6242279B1 (en) * 1999-06-14 2001-06-05 Thin Film Module, Inc. High density wire bond BGA
US6239482B1 (en) * 1999-06-21 2001-05-29 General Electric Company Integrated circuit package including window frame
US6396153B2 (en) * 1999-10-04 2002-05-28 General Electric Company Circuit chip package and fabrication method
US6242282B1 (en) * 1999-10-04 2001-06-05 General Electric Company Circuit chip package and fabrication method
US6475877B1 (en) * 1999-12-22 2002-11-05 General Electric Company Method for aligning die to interconnect metal on flex substrate
US20050062173A1 (en) * 2000-08-16 2005-03-24 Intel Corporation Microelectronic substrates with integrated devices
US20040163953A1 (en) * 2000-10-06 2004-08-26 Bhullar Raghbir S. Biosensor
US20040217454A1 (en) * 2001-05-18 2004-11-04 Remi Brechignac Optical semiconductor package with incorporated lens and shielding
US20030013232A1 (en) * 2001-07-11 2003-01-16 Intel Corporation Method for fabricating a microelectronic device using wafer-level adhesion layer deposition
US6603182B1 (en) * 2002-03-12 2003-08-05 Lucent Technologies Inc. Packaging micromechanical devices
US6994897B2 (en) * 2002-11-15 2006-02-07 General Electric Company Method of processing high-resolution flex circuits with low distortion
US20040226743A1 (en) * 2003-03-25 2004-11-18 Advanced Semiconductor Engineering, Inc. Bumpless assembly package
US6933493B2 (en) * 2003-04-07 2005-08-23 Kingpak Technology Inc. Image sensor having a photosensitive chip mounted to a metal sheet
US20060258048A1 (en) * 2004-01-05 2006-11-16 Ekubik Consulting Llc Integrated capacitor for wafer level packaging applications
US20070126122A1 (en) * 2004-05-06 2007-06-07 Michael Bauer Semiconductor device with a wiring substrate and method for producing the same
US20060186531A1 (en) * 2005-02-22 2006-08-24 Phoenix Precision Technology Corporation Package structure with chip embedded in substrate
US20060198570A1 (en) * 2005-02-28 2006-09-07 Tsuyoshi Ogawa Hybrid module and production method for same, and hybrid circuit device

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9425383B2 (en) 2007-06-29 2016-08-23 Parker-Hannifin Corporation Method of manufacturing electroactive polymer transducers for sensory feedback applications
US8217514B2 (en) * 2008-04-07 2012-07-10 Stats Chippac Ltd. Integrated circuit packaging system with warpage control system and method of manufacture thereof
US20090250810A1 (en) * 2008-04-07 2009-10-08 Pendse Rajendra D Integrated circuit packaging system with warpage control system and method of manufacture thereof
US8259454B2 (en) * 2008-04-14 2012-09-04 General Electric Company Interconnect structure including hybrid frame panel
US20090255709A1 (en) * 2008-04-14 2009-10-15 General Electric Company Interconnect structure including hybrid frame panel
US20100142904A1 (en) * 2008-12-09 2010-06-10 Shinko Electric Industries Co., Ltd. Optical waveguide, optical waveguide mounting substrate, and light transmitting and receiving device
US8369675B2 (en) * 2008-12-09 2013-02-05 Shinko Electric Industries Co., Ltd. Optical waveguide, optical waveguide mounting substrate, and light transmitting and receiving device
US20100244235A1 (en) * 2009-03-24 2010-09-30 Christopher James Kapusta Integrated circuit package and method of making same
US9299661B2 (en) 2009-03-24 2016-03-29 General Electric Company Integrated circuit package and method of making same
US20120171816A1 (en) * 2009-03-24 2012-07-05 Christopher James Kapusta Integrated circuit package and method of making same
US20120314390A1 (en) * 2010-03-03 2012-12-13 Mutual-Tek Industries Co., Ltd. Multilayer circuit board
DE102010016780B4 (en) 2010-05-04 2021-08-12 Cicor Management AG Method for producing a flexible circuit arrangement
US20120020043A1 (en) * 2010-07-22 2012-01-26 Hon Hai Precision Industry Co., Ltd. Printed circuit board
US8238111B2 (en) * 2010-07-22 2012-08-07 Hon Hai Precision Industry Co., Ltd. Printed circuit board
US20140319971A1 (en) * 2011-01-18 2014-10-30 Bayer Materialscience Ag Frameless actuator apparatus, system, and method
US9553254B2 (en) 2011-03-01 2017-01-24 Parker-Hannifin Corporation Automated manufacturing processes for producing deformable polymer devices and films
US20120326300A1 (en) * 2011-06-24 2012-12-27 National Semiconductor Corporation Low profile package and method
US9054047B2 (en) 2011-12-20 2015-06-09 Taiwan Semiconductor Manufacturing Company, Ltd. Exposing connectors in packages through selective treatment
US20130154086A1 (en) * 2011-12-20 2013-06-20 Taiwan Semiconductor Manufacturing Company, Ltd. Exposing Connectors in Packages Through Selective Treatment
US8664040B2 (en) * 2011-12-20 2014-03-04 Taiwan Semiconductor Manufacturing Company, Ltd. Exposing connectors in packages through selective treatment
US9876160B2 (en) 2012-03-21 2018-01-23 Parker-Hannifin Corporation Roll-to-roll manufacturing processes for producing self-healing electroactive polymer devices
US9786834B2 (en) 2012-04-12 2017-10-10 Parker-Hannifin Corporation EAP transducers with improved performance
US9761790B2 (en) 2012-06-18 2017-09-12 Parker-Hannifin Corporation Stretch frame for stretching process
RU2511007C2 (en) * 2012-06-20 2014-04-10 Открытое акционерное общество "Концерн радиостроения "Вега" Method of increasing yield ratio when manufacturing high-density electronic modules
US9590193B2 (en) 2012-10-24 2017-03-07 Parker-Hannifin Corporation Polymer diode
US20170069560A1 (en) * 2014-05-23 2017-03-09 Materion Corporation Air cavity package
US20230057702A1 (en) * 2021-08-19 2023-02-23 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and manufacturing method thereof

Also Published As

Publication number Publication date
TW201019451A (en) 2010-05-16
US20110299821A1 (en) 2011-12-08
TWI495075B (en) 2015-08-01
US8498131B2 (en) 2013-07-30

Similar Documents

Publication Publication Date Title
US8498131B2 (en) Interconnect structure
US9391027B2 (en) Embedded semiconductor device package and method of manufacturing thereof
JP5420287B2 (en) Removable interconnect structure
US7598610B2 (en) Plate structure having chip embedded therein and the manufacturing method of the same
US20100224397A1 (en) Wiring board and method for manufacturing the same
EP2107601B1 (en) Method of making demountable interconnect structure
EP2178116B1 (en) Ic mounting substrate and method for manufacturing the same
US20080318413A1 (en) Method for making an interconnect structure and interconnect component recovery process
US20080318055A1 (en) Recoverable electronic component
US20080313894A1 (en) Method for making an interconnect structure and low-temperature interconnect component recovery process
US20190043794A1 (en) Electronics package including integrated structure with backside functionality and method of manufacturing thereof
US11160165B2 (en) Component carrier with through hole extending through multiple dielectric layers
US20230369235A1 (en) Component With Dielectric Layer for Embedding in Component Carrier
US20080318054A1 (en) Low-temperature recoverable electronic component
US20220256704A1 (en) Component Carriers Connected by Staggered Interconnect Elements
EP2184777B1 (en) Interconnect structure
JP5586841B2 (en) Interconnect structure
KR101595567B1 (en) Interconnect structure
CN213960397U (en) Layer structure for a component carrier
KR20090105860A (en) Method of making demountable interconnect structure
KR20100049447A (en) Method for making an interconnect structure and low-temperature interconnect component recovery process

Legal Events

Date Code Title Description
AS Assignment

Owner name: GENERAL ELECTRIC COMPANY, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FILLION, RAYMOND ALBERT;DUROCHER, KEVIN MATTHEW;SAIA, RICHARD JOSEPH;AND OTHERS;REEL/FRAME:019612/0063;SIGNING DATES FROM 20070716 TO 20070725

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION